aboutsummaryrefslogtreecommitdiffstats
path: root/fpga/usrp3/lib/xge/sim/verilog/xge_mac.prj
diff options
context:
space:
mode:
Diffstat (limited to 'fpga/usrp3/lib/xge/sim/verilog/xge_mac.prj')
-rw-r--r--fpga/usrp3/lib/xge/sim/verilog/xge_mac.prj43
1 files changed, 0 insertions, 43 deletions
diff --git a/fpga/usrp3/lib/xge/sim/verilog/xge_mac.prj b/fpga/usrp3/lib/xge/sim/verilog/xge_mac.prj
deleted file mode 100644
index b99046a72..000000000
--- a/fpga/usrp3/lib/xge/sim/verilog/xge_mac.prj
+++ /dev/null
@@ -1,43 +0,0 @@
-verilog work ../../rtl/verilog/fault_sm.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/generic_mem_small.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/generic_mem_medium.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/generic_fifo_ctrl.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/generic_fifo.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/meta_sync.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/meta_sync_single.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/rx_hold_fifo.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/rx_data_fifo.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/rx_dequeue.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/rx_enqueue.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/sync_clk_core.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/sync_clk_wb.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/sync_clk_xgmii_tx.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/tx_hold_fifo.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/tx_data_fifo.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/tx_dequeue.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/tx_enqueue.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/wishbone_if.v -i ../../rtl/include
-
-verilog work ../../rtl/verilog/xge_mac.v -i ../../rtl/include
-
-verilog work ../../tbench/verilog/tb_xge_mac.v -i ../../rtl/include
-
-