aboutsummaryrefslogtreecommitdiffstats
path: root/usrp2/opencores/spi/rtl
diff options
context:
space:
mode:
authorMatt Ettus <matt@ettus.com>2010-05-27 16:30:42 -0700
committerMatt Ettus <matt@ettus.com>2010-05-27 16:30:42 -0700
commitd87035457d623fde5b141068f83bb891b7d6978e (patch)
treede639616c82eb8cf20e9c26084477dfdc6eba68e /usrp2/opencores/spi/rtl
parent6f63773d7425dd952c5ca24da618c22c486ae294 (diff)
parent621ad7cc9e68b4e304b616d8f840d3a03a047c8b (diff)
downloaduhd-d87035457d623fde5b141068f83bb891b7d6978e.tar.gz
uhd-d87035457d623fde5b141068f83bb891b7d6978e.tar.bz2
uhd-d87035457d623fde5b141068f83bb891b7d6978e.zip
Merge branch 'master' into u1e_merge_with_master
* master: get rid of some warnings by declaring setting reg width added width parameter to avoid warnings (thanks IJB) and default value parameter added pragmas suggested by Ian Buckley to help ISE12 synthesis get rid of old CVS linkage settings bus to dsp_clk now uses clock crossing fifo remove files for old prototypes, they were confusing people revert commit 9899b81f920 which should have improved timing but didn't Conflicts: usrp2/control_lib/setting_reg.v usrp2/top/u2_core/u2_core.v usrp2/top/u2_rev3/Makefile
Diffstat (limited to 'usrp2/opencores/spi/rtl')
-rw-r--r--usrp2/opencores/spi/rtl/CVS/Entries1
-rw-r--r--usrp2/opencores/spi/rtl/CVS/Repository1
-rw-r--r--usrp2/opencores/spi/rtl/CVS/Root1
-rw-r--r--usrp2/opencores/spi/rtl/CVS/Template0
-rw-r--r--usrp2/opencores/spi/rtl/verilog/CVS/Entries6
-rw-r--r--usrp2/opencores/spi/rtl/verilog/CVS/Repository1
-rw-r--r--usrp2/opencores/spi/rtl/verilog/CVS/Root1
-rw-r--r--usrp2/opencores/spi/rtl/verilog/CVS/Template0
8 files changed, 0 insertions, 11 deletions
diff --git a/usrp2/opencores/spi/rtl/CVS/Entries b/usrp2/opencores/spi/rtl/CVS/Entries
deleted file mode 100644
index 428c5622d..000000000
--- a/usrp2/opencores/spi/rtl/CVS/Entries
+++ /dev/null
@@ -1 +0,0 @@
-D/verilog////
diff --git a/usrp2/opencores/spi/rtl/CVS/Repository b/usrp2/opencores/spi/rtl/CVS/Repository
deleted file mode 100644
index 5fd79b19b..000000000
--- a/usrp2/opencores/spi/rtl/CVS/Repository
+++ /dev/null
@@ -1 +0,0 @@
-spi/rtl
diff --git a/usrp2/opencores/spi/rtl/CVS/Root b/usrp2/opencores/spi/rtl/CVS/Root
deleted file mode 100644
index 44b2aa23b..000000000
--- a/usrp2/opencores/spi/rtl/CVS/Root
+++ /dev/null
@@ -1 +0,0 @@
-:pserver:anonymous@cvs.opencores.org:/cvsroot/anonymous
diff --git a/usrp2/opencores/spi/rtl/CVS/Template b/usrp2/opencores/spi/rtl/CVS/Template
deleted file mode 100644
index e69de29bb..000000000
--- a/usrp2/opencores/spi/rtl/CVS/Template
+++ /dev/null
diff --git a/usrp2/opencores/spi/rtl/verilog/CVS/Entries b/usrp2/opencores/spi/rtl/verilog/CVS/Entries
deleted file mode 100644
index d125a1657..000000000
--- a/usrp2/opencores/spi/rtl/verilog/CVS/Entries
+++ /dev/null
@@ -1,6 +0,0 @@
-/spi_clgen.v/1.3/Thu Jul 3 17:32:15 2003//
-/spi_defines.v/1.8/Mon Mar 15 17:46:08 2004//
-/spi_shift.v/1.7/Tue Jul 8 15:36:37 2003//
-/spi_top.v/1.8/Tue Jul 8 15:36:37 2003//
-/timescale.v/1.1.1.1/Wed Jun 12 15:45:23 2002//
-D
diff --git a/usrp2/opencores/spi/rtl/verilog/CVS/Repository b/usrp2/opencores/spi/rtl/verilog/CVS/Repository
deleted file mode 100644
index 361b93bf8..000000000
--- a/usrp2/opencores/spi/rtl/verilog/CVS/Repository
+++ /dev/null
@@ -1 +0,0 @@
-spi/rtl/verilog
diff --git a/usrp2/opencores/spi/rtl/verilog/CVS/Root b/usrp2/opencores/spi/rtl/verilog/CVS/Root
deleted file mode 100644
index 44b2aa23b..000000000
--- a/usrp2/opencores/spi/rtl/verilog/CVS/Root
+++ /dev/null
@@ -1 +0,0 @@
-:pserver:anonymous@cvs.opencores.org:/cvsroot/anonymous
diff --git a/usrp2/opencores/spi/rtl/verilog/CVS/Template b/usrp2/opencores/spi/rtl/verilog/CVS/Template
deleted file mode 100644
index e69de29bb..000000000
--- a/usrp2/opencores/spi/rtl/verilog/CVS/Template
+++ /dev/null