aboutsummaryrefslogtreecommitdiffstats
path: root/usrp2/top/u1plus/core_compile
blob: 0d95f704dfdd9681c750b296a9858d0233de2372 (plain)
1
2
iverilog -Wall -y. -y ../../control_lib/ -y ../../fifo/ -y ../../gpif/ -y ../../models/ -y ../../sdr_lib/ -y ../../coregen/ -y ../../vrt/ -y ../../opencores/i2c/rtl/verilog/ -y ../../opencores/spi/rtl/verilog/ -y ../../timing/ -y ../../opencores/8b10b/ -I ../../opencores/spi/rtl/verilog/ -I ../../opencores/i2c/rtl/verilog/ u1plus_core.v  2>&1