1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
|
module buffer_int_tb ();
reg clk = 0;
reg rst = 1;
initial #100 rst = 0;
always #5 clk = ~clk;
wire en, we;
wire [8:0] addr;
wire [31:0] fifo2buf, buf2fifo;
wire [31:0] rd_data_o;
wire [3:0] rd_flags_o;
wire rd_sop_o, rd_eop_o;
reg rd_error_i = 0, rd_read_i = 0;
reg [31:0] wr_data_i = 0;
wire [3:0] wr_flags_i;
reg wr_eop_i = 0, wr_sop_i = 0;
reg wr_write_i = 0;
wire wr_ready_o, wr_full_o;
reg clear = 0, write = 0, read = 0;
reg [8:0] firstline = 0, lastline = 0;
wire [3:0] step = 1;
wire [31:0] ctrl_word = {4'b0,3'b0,clear,write,read,step,lastline,firstline};
reg go = 0;
wire done, error;
assign wr_flags_i = {2'b00, wr_eop_i, wr_sop_i};
assign rd_sop_o = rd_flags_o[0];
assign rd_eop_o = rd_flags_o[1];
buffer_int buffer_int
(.clk(clk),.rst(rst),
.ctrl_word(ctrl_word),.go(go),
.done(done),.error(error),
// Buffer Interface
.en_o(en),.we_o(we),.addr_o(addr),
.dat_to_buf(fifo2buf),.dat_from_buf(buf2fifo),
// Write FIFO Interface
.wr_data_i(wr_data_i), .wr_flags_i(wr_flags_i), .wr_write_i(wr_write_i), .wr_ready_o(wr_ready_o),
// Read FIFO Interface
.rd_data_o(rd_data_o), .rd_flags_o(rd_flags_o), .rd_ready_o(rd_ready_o), .rd_read_i(rd_read_i)
);
reg ram_en = 0, ram_we = 0;
reg [8:0] ram_addr = 0;
reg [31:0] ram_data = 0;
ram_2port #(.DWIDTH(32),.AWIDTH(9)) ram_2port
(.clka(clk), .ena(ram_en), .wea(ram_we), .addra(ram_addr), .dia(ram_data), .doa(),
.clkb(clk), .enb(en), .web(we), .addrb(addr), .dib(fifo2buf), .dob(buf2fifo) );
initial
begin
@(negedge rst);
@(posedge clk);
FillRAM;
ResetBuffer;
SetBufferRead(5,10);
$display("Testing full read, no wait states.");
while(!rd_sop_o)
@(posedge clk);
ReadLines(6,0);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(5,10);
$display("Testing full read, 2 wait states.");
while(!rd_sop_o)
@(posedge clk);
ReadLines(6,2);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(5,10);
$display("Testing partial read, 0 wait states, then nothing after last.");
while(!rd_sop_o)
@(posedge clk);
ReadLines(3,0);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(5,10);
$display("Testing partial read, 0 wait states, then done at same time as last.");
while(!rd_sop_o)
@(posedge clk);
ReadLines(2,0);
ReadALine;
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(5,10);
$display("Testing partial read, 3 wait states, then error at same time as last.");
while(!rd_sop_o)
@(posedge clk);
ReadLines(2,3);
rd_error_i <= 1;
ReadALine;
rd_error_i <= 0;
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(500,511);
$display("Testing full read, to the end of the buffer.");
while(!rd_sop_o)
@(posedge clk);
ReadLines(12,0);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(0,511);
$display("Testing full read, start to end of the buffer.");
while(!rd_sop_o)
@(posedge clk);
ReadLines(512,0);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(505,3);
$display("Testing full read, wraparound");
while(!rd_sop_o)
@(posedge clk);
ReadLines(11,0);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferWrite(10,15);
$display("Testing Full Write, no wait states");
while(!wr_ready_o)
@(posedge clk);
WriteLines(6,0,72);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferWrite(18,23);
$display("Testing Full Write, 1 wait states");
while(!wr_ready_o)
@(posedge clk);
WriteLines(6,1,101);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferWrite(27,40);
$display("Testing Partial Write, 0 wait states");
while(!wr_ready_o)
@(posedge clk);
WriteLines(6,0,201);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferWrite(45,200);
$display("Testing Partial Write, 0 wait states, then done and write simultaneously");
while(!wr_ready_o)
@(posedge clk);
wr_sop_i <= 1; wr_eop_i <= 0;
WriteLines(6,0,301);
wr_sop_i <= 0; wr_eop_i <= 1;
WriteALine(400);
wr_sop_i <= 0; wr_eop_i <= 0;
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferWrite(55,200);
$display("Testing Partial Write, 0 wait states, then error");
while(!wr_ready_o)
@(posedge clk);
WriteLines(6,0,501);
wr_sop_i <= 1; wr_eop_i <= 1;
WriteALine(400);
@(posedge clk);
repeat (10)
@(posedge clk);
wr_sop_i <= 0; wr_eop_i <= 0;
ResetBuffer;
SetBufferRead(0,82);
$display("Testing read after all the writes");
while(!rd_sop_o)
@(posedge clk);
ReadLines(83,0);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferWrite(508,4);
$display("Testing wraparound write");
while(!wr_ready_o)
@(posedge clk);
WriteLines(9,0,601);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(506,10);
$display("Reading wraparound write");
while(!rd_sop_o)
@(posedge clk);
ReadLines(17,0);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferWrite(0,511);
$display("Testing Whole Buffer write");
while(!wr_ready_o)
@(posedge clk);
WriteLines(512,0,1000);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(0,511);
$display("Reading Whole Buffer write");
while(!rd_sop_o)
@(posedge clk);
ReadLines(512,0);
repeat (10)
@(posedge clk);
/*
ResetBuffer;
SetBufferWrite(5,10);
$display("Testing Write Too Many");
while(!wr_ready_o)
@(posedge clk);
WriteLines(12,0,2000);
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(0,15);
$display("Reading back Write Too Many");
while(!rd_sop_o)
@(posedge clk);
ReadLines(16,0);
repeat (10)
@(posedge clk);
*/
ResetBuffer;
SetBufferWrite(15,20);
$display("Testing Write One Less Than Full");
while(!wr_ready_o)
@(posedge clk);
wr_sop_i <= 1; wr_eop_i <= 0;
WriteALine(400);
wr_sop_i <= 0; wr_eop_i <= 0;
WriteLines(3,0,2000);
wr_sop_i <= 0; wr_eop_i <= 1;
WriteALine(400);
wr_sop_i <= 0; wr_eop_i <= 0;
repeat (10)
@(posedge clk);
ResetBuffer;
SetBufferRead(13,22);
$display("Reading back Write One Less Than Full");
while(!rd_sop_o)
@(posedge clk);
ReadLines(10,0);
repeat (10)
@(posedge clk);
ResetBuffer;
repeat(100)
@(posedge clk);
$finish;
end
always @(posedge clk)
if(rd_read_i == 1'd1)
$display("READ Buffer %d, rd_sop_o %d, rd_eop_o %d", rd_data_o, rd_sop_o, rd_eop_o);
always @(posedge clk)
if(wr_write_i == 1'd1)
$display("WRITE Buffer %d, wr_ready_o %d, wr_full_o %d", wr_data_i, wr_ready_o, wr_full_o);
initial begin
$dumpfile("buffer_int_tb.lxt");
$dumpvars(0,buffer_int_tb);
end
task FillRAM;
begin
ram_addr <= 0;
ram_data <= 0;
@(posedge clk);
ram_en <= 1;
ram_we <= 1;
@(posedge clk);
repeat (511)
begin
ram_addr <= ram_addr + 1;
ram_data <= ram_data + 1;
ram_en <= 1;
ram_we <= 1;
@(posedge clk);
end
ram_en <= 0;
ram_we <= 0;
@(posedge clk);
$display("Filled the RAM");
end
endtask // FillRAM
task ResetBuffer;
begin
clear <= 1; read <= 0; write <= 0;
go <= 1;
@(posedge clk);
go <= 0;
@(posedge clk);
$display("Buffer Reset");
end
endtask // ClearBuffer
task SetBufferWrite;
input [8:0] start;
input [8:0] stop;
begin
clear <= 0; read <= 0; write <= 1;
firstline <= start;
lastline <= stop;
go <= 1;
@(posedge clk);
go <= 0;
@(posedge clk);
$display("Buffer Set for Write");
end
endtask // SetBufferWrite
task SetBufferRead;
input [8:0] start;
input [8:0] stop;
begin
clear <= 0; read <= 1; write <= 0;
firstline <= start;
lastline <= stop;
go <= 1;
@(posedge clk);
go <= 0;
@(posedge clk);
$display("Buffer Set for Read");
end
endtask // SetBufferRead
task ReadALine;
begin
while(~rd_ready_o)
@(posedge clk);
#1 rd_read_i <= 1;
@(posedge clk);
rd_read_i <= 0;
end
endtask // ReadALine
task ReadLines;
input [9:0] lines;
input [7:0] wait_states;
begin
$display("Read Lines: Number %d, Wait States %d",lines,wait_states);
repeat (lines)
begin
ReadALine;
repeat (wait_states)
@(posedge clk);
end
end
endtask // ReadLines
task WriteALine;
input [31:0] value;
begin
while(~wr_ready_o)
@(posedge clk);
#1 wr_write_i <= 1;
wr_data_i <= value;
@(posedge clk);
wr_write_i <= 0;
end
endtask // WriteALine
task WriteLines;
input [9:0] lines;
input [7:0] wait_states;
input [31:0] value;
begin
$display("Write Lines: Number %d, Wait States %d",lines,wait_states);
repeat(lines)
begin
value <= value + 1;
WriteALine(value);
repeat(wait_states)
@(posedge clk);
end
end
endtask // WriteLines
endmodule // buffer_int_tb
|