aboutsummaryrefslogtreecommitdiffstats
path: root/fpga/usrp3/top/b200/core_compile
blob: 553e9c8ad13dd3a6e1595df8530d65430ff612b0 (plain)
1
iverilog -Wall -y. -y ../../control_lib/ -y ../../custom/ -y ../../fifo/ -y ../../gpif2/ -y ../../models/ -y ../../sdr_lib/ -y ../../coregen/ -y ../../vrt/ -y ../../opencores/i2c/rtl/verilog/ -y ../../opencores/spi/rtl/verilog/ -y ../../timing/ -y ../../opencores/8b10b/ -I ../../opencores/spi/rtl/verilog/ -I ../../opencores/i2c/rtl/verilog/ -y ../../simple_gemac B200.v  2>&1   | grep -v timescale | grep -v coregen | grep -v models