aboutsummaryrefslogtreecommitdiffstats
path: root/fpga/usrp3/lib/fifo/axi_fifo_short.v
blob: d78bee24ecc4fd1cb9bc4ad3582a231a6d78fe65 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
//
// Copyright 2012 Ettus Research LLC
// Copyright 2018 Ettus Research, a National Instruments Company
// Copyright 2020 Ettus Research, a National Instruments Brand
//
// SPDX-License-Identifier: LGPL-3.0-or-later
//
// Description: 32 word FIFO with AXI4-Stream interface.
//
// NOTE: This module uses the SRLC32E primitive explicitly and as such can
// only be used with Xilinx technology.
//

module axi_fifo_short #(
  parameter WIDTH = 32
) (
  input              clk,
  input              reset,
  input              clear,
  input  [WIDTH-1:0] i_tdata,
  input              i_tvalid,
  output             i_tready,
  output [WIDTH-1:0] o_tdata,
  output             o_tvalid,
  input              o_tready,

  output reg [5:0] space,
  output reg [5:0] occupied
);

  reg  full  = 1'b0, empty = 1'b1;
  wire write = i_tvalid & i_tready;
  wire read  = o_tready & o_tvalid;

  assign i_tready = ~full;
  assign o_tvalid = ~empty;
  
  reg [4:0] a;
  genvar i; 
  
  generate
    for (i=0;i<WIDTH;i=i+1) begin : gen_srlc32e
      SRLC32E srlc32e(
        .Q(o_tdata[i]), .Q31(),
        .A(a),
        .CE(write),.CLK(clk),.D(i_tdata[i])
      );
    end
  endgenerate
  
  always @(posedge clk) begin
    if(reset) begin
       a <= 0;
       empty <= 1;
       full <= 0;
    end
    else if(clear) begin
      a <= 0;
      empty <= 1;
      full<= 0;
    end
    else if(read & ~write) begin
      full <= 0;
      if(a==0)
        empty <= 1;
      else
        a <= a - 1;
    end
    else if(write & ~read) begin
      empty <= 0;
      if(~empty)
        a <= a + 1;
      if(a == 30)
        full <= 1;
    end
  end

  // NOTE: Will fail if you write into a full FIFO or read from an empty one

  always @(posedge clk) begin
    if(reset)
      space <= 6'd32;
    else if(clear)
      space <= 6'd32;
    else if(read & ~write)
      space <= space + 6'd1;
    else if(write & ~read)
      space <= space - 6'd1;
  end
  
  always @(posedge clk) begin
    if(reset)
      occupied <= 6'd0;
    else if(clear)
      occupied <= 6'd0;
    else if(read & ~write)
      occupied <= occupied - 6'd1;
    else if(write & ~read)
      occupied <= occupied + 6'd1;
  end
    
endmodule // axi_fifo_short