1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
|
module time_sender
(input clk, input rst,
input [31:0] master_time,
input send_sync,
output exp_pps_out);
reg [7:0] datain;
reg k;
wire [9:0] dataout;
reg [9:0] dataout_reg;
reg disp_reg;
wire disp, new_word;
encode_8b10b encode_8b10b
(.datain({k,datain}),.dispin(disp_reg),
.dataout(dataout),.dispout(disp));
assign exp_pps_out = dataout_reg[0];
always @(posedge clk)
if(rst)
disp_reg <= 0;
else if(new_word)
disp_reg <= disp;
always @(posedge clk)
if(rst)
dataout_reg <= 0;
else if(new_word)
dataout_reg <= dataout;
else
dataout_reg <= {1'b0,dataout_reg[9:1]};
reg [4:0] state;
reg [3:0] bit_count;
assign new_word = (bit_count == 9);
always @(posedge clk)
if(rst)
bit_count <= 0;
else if(new_word | send_sync)
bit_count <= 0;
else
bit_count <= bit_count + 1;
localparam SEND_IDLE = 0;
localparam SEND_HEAD = 1;
localparam SEND_T0 = 2;
localparam SEND_T1 = 3;
localparam SEND_T2 = 4;
localparam SEND_T3 = 5;
localparam COMMA = 8'hBC;
localparam HEAD = 8'h3C;
reg [31:0] master_time_reg;
always @(posedge clk)
if(rst)
master_time_reg <= 0;
else if(send_sync)
master_time_reg <= master_time;
always @(posedge clk)
if(rst)
begin
{k,datain} <= 0;
state <= SEND_IDLE;
end
else
if(send_sync)
state <= SEND_HEAD;
else if(new_word)
case(state)
SEND_IDLE :
{k,datain} <= {1'b1,COMMA};
SEND_HEAD :
begin
{k,datain} <= {1'b1, HEAD};
state <= SEND_T0;
end
SEND_T0 :
begin
{k,datain} <= {1'b0, master_time_reg[31:24] };
state <= SEND_T1;
end
SEND_T1 :
begin
{k,datain} <= {1'b0, master_time_reg[23:16]};
state <= SEND_T2;
end
SEND_T2 :
begin
{k,datain} <= {1'b0, master_time_reg[15:8]};
state <= SEND_T3;
end
SEND_T3 :
begin
{k,datain} <= {1'b0, master_time_reg[7:0]};
state <= SEND_IDLE;
end
default :
state <= SEND_IDLE;
endcase // case(state)
endmodule // time_sender
|