aboutsummaryrefslogtreecommitdiffstats
path: root/fpga/usrp1/sdr_lib/ram64.v
blob: 084545808bce6ce20728ee730542a2972d617edf (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
module ram64 (input clock, input write, 
	      input [5:0] wr_addr, input [15:0] wr_data,
	      input [5:0] rd_addr, output reg [15:0] rd_data);

   reg [15:0] 		ram_array [0:63];

   always @(posedge clock)
     rd_data <= #1 ram_array[rd_addr];

   always @(posedge clock)
     if(write)
       ram_array[wr_addr] <= #1 wr_data;

endmodule // ram64