aboutsummaryrefslogtreecommitdiffstats
path: root/firmware/microblaze/lib/db_xcvr2450.c
blob: d7ab728e75acfee858b42a522276171c91973cd0 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
/*
 * Copyright 2009 Free Software Foundation, Inc.
 *
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation, either version 3 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include <memory_map.h>
#include <db_base.h>
#include <stdio.h>
#include <spi.h>
#include <hal_io.h>
#include <clocks.h>
#include <mdelay.h>

void set_atr_regs(int bank, struct db_base *db); //FIXME I need to be in a header

// RX IO Pins
#define LOCKDET (1 << 15)           // This is an INPUT!!!
#define EN      (1 << 14)
#define RX_EN   (1 << 13)           // 1 = RX on, 0 = RX off
#define RX_HP   (1 << 12)
#define B1      (1 << 11)
#define B2      (1 << 10)
#define B3      (1 << 9)
#define B4      (1 << 8)
#define B5      (1 << 7)
#define B6      (1 << 6)
#define B7      (1 << 5)
#define RX_OE_MASK EN|RX_EN|RX_HP|B1|B2|B3|B4|B5|B6|B7
#define RX_SAFE_IO EN
#define RX_ATR_MASK EN|RX_EN|RX_HP

// TX IO Pins
#define HB_PA_OFF      (1 << 15)    // 5GHz PA, 1 = off, 0 = on
#define LB_PA_OFF      (1 << 14)    // 2.4GHz PA, 1 = off, 0 = on
#define ANTSEL_TX1_RX2 (1 << 13)    // 1 = Ant 1 to TX, Ant 2 to RX
#define ANTSEL_TX2_RX1 (1 << 12)    // 1 = Ant 2 to TX, Ant 1 to RX
#define TX_EN          (1 << 11)    // 1 = TX on, 0 = TX off
#define AD9515DIV      (1 << 4)     // 1 = Div  by 3, 0 = Div by 2
#define TX_OE_MASK HB_PA_OFF|LB_PA_OFF|ANTSEL_TX1_RX2|ANTSEL_TX2_RX1|TX_EN|AD9515DIV
#define TX_SAFE_IO HB_PA_OFF|LB_PA_OFF|ANTSEL_TX1_RX2|AD9515DIV
#define TX_ATR_MASK HB_PA_OFF|LB_PA_OFF|ANTSEL_TX1_RX2|ANTSEL_TX2_RX1|TX_EN|AD9515DIV

#define LB_FREQ_MIN U2_DOUBLE_TO_FXPT_FREQ(2.3e9)
#define LB_FREQ_MAX U2_DOUBLE_TO_FXPT_FREQ(2.6e9)
#define HB_FREQ_MIN U2_DOUBLE_TO_FXPT_FREQ(4.8e9)
#define HB_FREQ_MAX U2_DOUBLE_TO_FXPT_FREQ(6.1e9)
#define MASTER_REF_CLK_DIV 1
#define N_DIV_MIN_Q16 (131 << 16)

bool xcvr2450_init(struct db_base *db);
bool xcvr2450_set_freq(struct db_base *db, u2_fxpt_freq_t freq, u2_fxpt_freq_t *dc);
bool xcvr2450_set_gain_rx(struct db_base *db, u2_fxpt_gain_t gain);
bool xcvr2450_set_gain_tx(struct db_base *db, u2_fxpt_gain_t gain);
bool xcvr2450_set_tx_enable(struct db_base *db, bool on);

struct db_xcvr2450_common {
  int d_mimo, d_int_div, d_frac_div, d_highband, d_five_gig;
  int d_cp_current, d_ref_div, d_rssi_hbw;
  int d_txlpf_bw, d_rxlpf_bw, d_rxlpf_fine, d_rxvga_ser;
  int d_rssi_range, d_rssi_mode, d_rssi_mux;
  int d_rx_hp_pin, d_rx_hpf, d_rx_ant;
  int d_tx_ant, d_txvga_ser, d_tx_driver_lin;
  int d_tx_vga_lin, d_tx_upconv_lin, d_tx_bb_gain;
  int d_pabias_delay, d_pabias;
  int d_rx_rf_gain, d_rx_bb_gain, d_txgain;
  int d_ad9515_div;
  int d_tx_enb;
};

struct db_xcvr2450_dummy {
  struct db_base base;
  struct db_xcvr2450_common *common;
};

struct db_xcvr2450_rx {
  struct db_base base;
  struct db_xcvr2450_common *common;
};

struct db_xcvr2450_tx {
  struct db_base base;
  struct db_xcvr2450_common *common;
};

/*
 * shared common between rx and tx db
 */
struct db_xcvr2450_common db_xcvr2450_common = {
  /* set sane defaults */
  .d_mimo = 1,          // 0 = OFF, 1 = ON
  .d_int_div = 192,     // 128 = min, 255 = max
  .d_frac_div = 0,      // 0 = min, 65535 = max
  .d_highband = 0,      // 0 = freq <= 5.4e9, 1 = freq > 5.4e9
  .d_five_gig = 0,      // 0 = freq <= 3.e9, 1 = freq > 3e9
  .d_cp_current = 0,    // 0 = 2mA, 1 = 4mA
  .d_ref_div = 1,       // 1 to 7
  .d_rssi_hbw = 0,      // 0 = 2 MHz, 1 = 6 MHz
  .d_txlpf_bw = 1,      // 1 = 12 MHz, 2 = 18 MHz, 3 = 24 MHz
  .d_rxlpf_bw = 1,      // 0 = 7.5 MHz, 1 = 9.5 MHz, 2 = 14 MHz, 3 = 18 MHz
  .d_rxlpf_fine = 2,    // 0 = 90%, 1 = 95%, 2 = 100%, 3 = 105%, 4 = 110%
  .d_rxvga_ser = 1,     // 0 = RXVGA controlled by B7:1, 1=controlled serially
  .d_rssi_range = 1,    // 0 = low range (datasheet typo), 1=high range (0.5V - 2.0V)
  .d_rssi_mode = 1,     // 0 = enable follows RXHP, 1 = enabled
  .d_rssi_mux = 0,      // 0 = RSSI, 1 = TEMP
  .d_rx_hp_pin = 0,     // 0 = Fc set by rx_hpf, 1 = 600 KHz
  .d_rx_hpf = 0,        // 0 = 100Hz, 1 = 30KHz
  .d_rx_ant = 0,        // 0 = Ant. #1, 1 = Ant. #2
  .d_tx_ant = 0,        // 0 = Ant. #1, 1 = Ant. #2
  .d_txvga_ser = 1,     // 0 = TXVGA controlled by B6:1, 1=controlled serially
  .d_tx_driver_lin = 2, // 0=50% (worst linearity), 1=63%, 2=78%, 3=100% (best lin)
  .d_tx_vga_lin = 2,    // 0=50% (worst linearity), 1=63%, 2=78%, 3=100% (best lin)
  .d_tx_upconv_lin = 2, // 0=50% (worst linearity), 1=63%, 2=78%, 3=100% (best lin)
  .d_tx_bb_gain = 3,    // 0=maxgain-5dB, 1=max-3dB, 2=max-1.5dB, 3=max
  .d_pabias_delay = 15, // 0 = 0, 15 = 7uS
  .d_pabias = 0,        // 0 = 0 uA, 63 = 315uA
  .d_rx_rf_gain = 0,    // 0 = 0dB, 1 = 0dB, 2 = 15dB, 3 = 30dB
  .d_rx_bb_gain = 16,   // 0 = min, 31 = max (0 - 62 dB)
  .d_txgain = 63,       // 0 = min, 63 = max
  .d_tx_enb = 1,        // 0 = disabled, 1 = enabled
};

/*
 * The class instances
 */
struct db_xcvr2450_rx db_xcvr2450_rx = {
  .base.dbid = 0x0061,
  .base.is_tx = false,
  .base.output_enables = RX_OE_MASK,
  .base.used_pins = 0xFFFF,
  .base.freq_min = LB_FREQ_MIN,
  .base.freq_max = HB_FREQ_MAX,
  .base.gain_min = U2_DOUBLE_TO_FXPT_GAIN(0),
  .base.gain_max = U2_DOUBLE_TO_FXPT_GAIN(92),
  .base.gain_step_size = U2_DOUBLE_TO_FXPT_GAIN(1),
  .base.is_quadrature = true,
  .base.i_and_q_swapped = false,
  .base.spectrum_inverted = false,
  .base.default_lo_offset = U2_DOUBLE_TO_FXPT_FREQ(0),
  .base.init = xcvr2450_init,
  .base.set_freq = xcvr2450_set_freq,
  .base.set_gain = xcvr2450_set_gain_rx,
  .base.atr_mask = RX_ATR_MASK,
  .base.atr_txval = 0x0,
  .base.atr_rxval = 0x0,
  .common = &db_xcvr2450_common,
};

struct db_xcvr2450_tx db_xcvr2450_tx = {
  .base.dbid = 0x0060,
  .base.is_tx = true,
  .base.output_enables = TX_OE_MASK,
  .base.used_pins = 0xFFFF,
  .base.freq_min = LB_FREQ_MIN,
  .base.freq_max = HB_FREQ_MAX,
  .base.gain_min = U2_DOUBLE_TO_FXPT_GAIN(0),
  .base.gain_max = U2_DOUBLE_TO_FXPT_GAIN(30),
  .base.gain_step_size = U2_DOUBLE_TO_FXPT_GAIN(30.0/63.0),
  .base.is_quadrature = true,
  .base.i_and_q_swapped = true,
  .base.spectrum_inverted = false,
  .base.default_lo_offset = U2_DOUBLE_TO_FXPT_FREQ(0),
  .base.init = xcvr2450_init,
  .base.set_freq = xcvr2450_set_freq,
  .base.set_gain = xcvr2450_set_gain_tx,
  .base.set_tx_enable = xcvr2450_set_tx_enable,
  .base.atr_mask = TX_ATR_MASK,
  .base.atr_txval = 0x0,
  .base.atr_rxval = 0x0,
  .common = &db_xcvr2450_common,
};

/**************************************************
 * Set Registers
 **************************************************/
static void
send_reg(int v){
  // Send 24 bits, it keeps last 18 clocked in
  spi_transact(SPI_TXONLY,SPI_SS_RX_DB,v,24,SPIF_PUSH_FALL);
  //printf("xcvr2450: Setting reg %d to %x\n", (v&15), v);
}

static void
set_reg_standby(struct db_xcvr2450_dummy *db){
  int reg_standby = (
    (db->common->d_mimo<<17) |
    (1<<16)                 |
    (1<<6)                  |
    (1<<5)                  |
    (1<<4)                  | 2);
  send_reg(reg_standby);
}

static void
set_reg_int_divider(struct db_xcvr2450_dummy *db){
  int reg_int_divider = ((
    (db->common->d_frac_div & 0x03)<<16) |
    (db->common->d_int_div<<4)           | 3);
  send_reg(reg_int_divider);
}

static void
set_reg_frac_divider(struct db_xcvr2450_dummy *db){
  int reg_frac_divider = ((db->common->d_frac_div & 0xfffc)<<2) | 4;
  send_reg(reg_frac_divider);
}

static void
set_reg_bandselpll(struct db_xcvr2450_dummy *db){
  int reg_bandselpll = ((db->common->d_mimo<<17) |
    (1<<16) |
    (1<<15) |
    (0<<11) | //this bit gets toggled
    (db->common->d_highband<<10)  |
    (db->common->d_cp_current<<9) |
    (db->common->d_ref_div<<5)    |
    (db->common->d_five_gig<<4)   | 5);
  send_reg(reg_bandselpll);
  reg_bandselpll = ((db->common->d_mimo<<17) |
    (1<<16) |
    (1<<15) |
    (1<<11) |
    (db->common->d_highband<<10)  |
    (db->common->d_cp_current<<9) |
    (db->common->d_ref_div<<5)    |
    (db->common->d_five_gig<<4)   | 5);
  send_reg(reg_bandselpll);
}

static void
set_reg_cal(struct db_xcvr2450_dummy *db){
  // FIXME do calibration
  int reg_cal = (
    (1<<14) | 6);
  send_reg(reg_cal);
}

static void
set_reg_lpf(struct db_xcvr2450_dummy *db){
  int reg_lpf = (
    (db->common->d_rssi_hbw<<15)  |
    (db->common->d_txlpf_bw<<9)  |
    (db->common->d_rxlpf_bw<<7)   |
    (db->common->d_rxlpf_fine<<4) | 7);
  send_reg(reg_lpf);
}

static void
set_reg_rxrssi_ctrl(struct db_xcvr2450_dummy *db){
  int reg_rxrssi_ctrl = (
       (db->common->d_rxvga_ser<<16)  |
       (db->common->d_rssi_range<<15) |
       (db->common->d_rssi_mode<<14)  |
       (db->common->d_rssi_mux<<12)   |
       (1<<9)                        |
       (db->common->d_rx_hpf<<6)      |
       (1<<4)                        | 8);
  send_reg(reg_rxrssi_ctrl);
}

static void
set_reg_txlin_gain(struct db_xcvr2450_dummy *db){
  int reg_txlin_gain = (
      (db->common->d_txvga_ser<<14)     |
      (db->common->d_tx_driver_lin<<12) |
      (db->common->d_tx_vga_lin<<10)    |
      (db->common->d_tx_upconv_lin<<6)  |
      (db->common->d_tx_bb_gain<<4)     | 9);
  send_reg(reg_txlin_gain);
}

static void
set_reg_pabias(struct db_xcvr2450_dummy *db){
  int reg_pabias = (
      (db->common->d_pabias_delay<<10) |
      (db->common->d_pabias<<4)        | 10);
  send_reg(reg_pabias);
}

static void
set_reg_rxgain(struct db_xcvr2450_dummy *db){
  int reg_rxgain = (
    (db->common->d_rx_rf_gain<<9) |
    (db->common->d_rx_bb_gain<<4) | 11);
  send_reg(reg_rxgain);
}

static void
set_reg_txgain(struct db_xcvr2450_dummy *db){
  int reg_txgain = (
    (db->common->d_txgain<<4) | 12);
  send_reg(reg_txgain);
}

/**************************************************
 * GPIO
 **************************************************/
static void
set_gpio(struct db_xcvr2450_dummy *db){
  //set tx/rx gpio pins for auto tr
  int tx_enb_sel = (db->common->d_tx_enb)? TX_EN:0;
  int ad9515_sel = (db->common->d_ad9515_div == 3)? AD9515DIV:0;
  int rx_hp = (db->common->d_rx_hp_pin)? RX_HP:0;
  int tx_antsel = (db->common->d_tx_ant)? ANTSEL_TX2_RX1:ANTSEL_TX1_RX2;
  int rx_antsel = (db->common->d_rx_ant)? ANTSEL_TX2_RX1:ANTSEL_TX1_RX2;
  int tx_pa_sel = (db->common->d_five_gig)? LB_PA_OFF:HB_PA_OFF;

  /* FIXME better way to set rx and tx val for RX and TX banks */
  /* set rx bank */
  db->base.atr_rxval = EN|rx_hp|RX_EN;
  db->base.atr_txval = EN|rx_hp;
  set_atr_regs(GPIO_RX_BANK, (struct db_base *)db);
  /* set tx bank */
  db->base.atr_rxval = HB_PA_OFF|LB_PA_OFF|rx_antsel|ad9515_sel;
  db->base.atr_txval = tx_pa_sel|tx_antsel|tx_enb_sel|ad9515_sel;
  set_atr_regs(GPIO_TX_BANK, (struct db_base *)db);
}

/**************************************************
 * Init for TX and RX
 **************************************************/
bool
xcvr2450_init(struct db_base *dbb){
  struct db_xcvr2450_dummy *db = (struct db_xcvr2450_dummy *) dbb;
  /* Initialize chipset */
  clocks_enable_tx_dboard(true, MASTER_REF_CLK_DIV);
  set_gpio(db);
  set_reg_standby(db);
  set_reg_bandselpll(db);
  set_reg_cal(db);
  set_reg_lpf(db);
  set_reg_rxrssi_ctrl(db);
  set_reg_txlin_gain(db);
  set_reg_pabias(db);
  set_reg_rxgain(db);
  set_reg_txgain(db);
  //u2_fxpt_freq_t dc;
  //db->base.set_freq(dbb, U2_DOUBLE_TO_FXPT_FREQ(2.434e9), &dc);
  return true;
}

/**************************************************
 * Lock detect
 **************************************************/
static bool
lock_detect(){
  //true when the VCO/PLL lock detect bit is set.
  if(hal_gpio_read(GPIO_RX_BANK) & LOCKDET) {
    return true;
  }
  else {      // Give it a second chance
    mdelay(1);
    if(hal_gpio_read(GPIO_RX_BANK) & LOCKDET)
      return true;
    else
      return false;
  }
}

/**************************************************
 * Set the freq
 **************************************************/
bool
xcvr2450_set_freq(struct db_base *dbb, u2_fxpt_freq_t freq, u2_fxpt_freq_t *dc){
  unsigned int scaler, div_factor, actual_div_q16;
  struct db_xcvr2450_dummy *db = (struct db_xcvr2450_dummy *) dbb;
  /* determine if the freq range is in low or high band */
  if (freq >= LB_FREQ_MIN && freq <= LB_FREQ_MAX) {
    db->common->d_five_gig = 0;
    scaler = 3;
    //printf("2.4-GHZ\n");
  } else if (freq >= HB_FREQ_MIN && freq <= HB_FREQ_MAX) {
    db->common->d_five_gig = 1;
    scaler = 5;
    //printf("5-GHZ\n");
  } else {
    printf("Out of range\n");
    return false;
  }
  /* set the highband bit */
  if(freq > U2_DOUBLE_TO_FXPT_FREQ(5.408e9)) {
    db->common->d_highband = 1;
    //printf("5-HB\n");
  }
  else {
    db->common->d_highband = 0;
    //printf("5-LB\n");
  }
  unsigned int loop_iter = 0;
  do { /* set the dividers so that the n divider is above the practical minimum */
    switch(loop_iter){
      case 0:
        db->common->d_ad9515_div = 3;
        db->common->d_ref_div = 1;
        break;
      case 1:
        db->common->d_ad9515_div = 2;
        db->common->d_ref_div = 2;
        break;
      default:
        db->common->d_ad9515_div = 3;
        db->common->d_ref_div = loop_iter;
    }
    loop_iter++;
    div_factor = db->common->d_ref_div*db->common->d_ad9515_div*4*MASTER_REF_CLK_DIV;
    actual_div_q16 = ((freq*div_factor)/(scaler*MASTER_CLK_RATE)) >> (U2_FPF_RP-16);
  } while (actual_div_q16 < N_DIV_MIN_Q16);
  /* calculate the divisors */
  db->common->d_int_div = actual_div_q16 >> 16;
  db->common->d_frac_div = actual_div_q16 & 0xffff; //isolate lower 16 bits
  /* calculate the dc freq */
  *dc = ((((u2_fxpt_freq_t)MASTER_CLK_RATE)*actual_div_q16*scaler) / div_factor) << (U2_FPF_RP-16);
  /*printf("scaler %d, div(int) %u, div_factor %d, ad9515_div %u, ref_div %u\n",
    scaler, db->common->d_int_div, div_factor, db->common->d_ad9515_div, db->common->d_ref_div);
  printf("actual div %u, Target Freq %uKHz, Actual Freq %uKHz\n",
    actual_div_q16, u2_fxpt_freq_round_to_int(freq/1000), u2_fxpt_freq_round_to_int(*dc/1000));
  */
  set_gpio(db);
  set_reg_int_divider(db);
  set_reg_frac_divider(db);
  set_reg_bandselpll(db);

  bool ok = lock_detect();
  if(!ok){
    //printf("Fail lock detect %uKHz\n", u2_fxpt_freq_round_to_int(freq/1000));
  }
  return ok;
}

/**************************************************
 * Set RX Gain
 **************************************************/
bool
xcvr2450_set_gain_rx(struct db_base *dbb, u2_fxpt_gain_t gain){
  struct db_xcvr2450_dummy *db = (struct db_xcvr2450_dummy *) dbb;
  //ensure gain is within range
  if(!(gain >= db->base.gain_min && gain <= db->base.gain_max)) {
    return false;
  }
  // Split the gain between RF and baseband
  // This is experimental, not prescribed
  if(gain < U2_DOUBLE_TO_FXPT_GAIN(30.0)) {
    db->common->d_rx_rf_gain = 0; // 0 dB RF gain
    db->common->d_rx_bb_gain = u2_fxpt_gain_round_to_int(gain/2);
  }
  else if(gain >= U2_DOUBLE_TO_FXPT_GAIN(30.0) && gain < U2_DOUBLE_TO_FXPT_GAIN(61.0)) {
    db->common->d_rx_rf_gain = 2; // 15 dB RF gain
    db->common->d_rx_bb_gain = u2_fxpt_gain_round_to_int((gain-U2_DOUBLE_TO_FXPT_GAIN(15.0))/2);
  }
  else if(gain >= U2_DOUBLE_TO_FXPT_GAIN(61.0)) {
    db->common->d_rx_rf_gain = 3; // 30.5 dB RF gain
    db->common->d_rx_bb_gain = u2_fxpt_gain_round_to_int((gain-U2_DOUBLE_TO_FXPT_GAIN(30.5))/2);
  }
  //printf("RX RF Gain %u, RX BB Gain %u\n", db->common->d_rx_rf_gain, db->common->d_rx_bb_gain);
  set_reg_rxgain(db);
  return true;
}

/**************************************************
 * Set TX Gain
 **************************************************/
bool
xcvr2450_set_gain_tx(struct db_base *dbb, u2_fxpt_gain_t gain){
  struct db_xcvr2450_dummy *db = (struct db_xcvr2450_dummy *) dbb;
  //ensure gain in within range
  if(!(gain >= db->base.gain_min && gain <= db->base.gain_max)) {
    return false;
  }
  //scale for register and set
  db->common->d_txgain = (gain*63)/db->base.gain_max;
  //printf("TX Gain %u, TX Reg %u\n", u2_fxpt_gain_round_to_int(gain), db->common->d_txgain);
  set_reg_txgain(db);
  return true;
}

/**************************************************
 * Set TX Enable
 **************************************************/
bool
xcvr2450_set_tx_enable(struct db_base *dbb, bool on){
  struct db_xcvr2450_dummy *db = (struct db_xcvr2450_dummy *) dbb;
  db->common->d_tx_enb = on;
  set_gpio(db);
  return true;
}