1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
|
//////////////////////////////////////////////////////////////////////
//// ////
//// Phy_int.v ////
//// ////
//// This file is part of the Ethernet IP core project ////
//// http://www.opencores.org/projects.cgi/web/ethernet_tri_mode/////
//// ////
//// Author(s): ////
//// - Jon Gao (gaojon@yahoo.com) ////
//// ////
//// ////
//////////////////////////////////////////////////////////////////////
//// ////
//// Copyright (C) 2001 Authors ////
//// ////
//// This source file may be used and distributed without ////
//// restriction provided that this copyright statement is not ////
//// removed from the file and that any derivative work contains ////
//// the original copyright notice and the associated disclaimer. ////
//// ////
//// This source file is free software; you can redistribute it ////
//// and/or modify it under the terms of the GNU Lesser General ////
//// Public License as published by the Free Software Foundation; ////
//// either version 2.1 of the License, or (at your option) any ////
//// later version. ////
//// ////
//// This source is distributed in the hope that it will be ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ////
//// PURPOSE. See the GNU Lesser General Public License for more ////
//// details. ////
//// ////
//// You should have received a copy of the GNU Lesser General ////
//// Public License along with this source; if not, download it ////
//// from http://www.opencores.org/lgpl.shtml ////
//// ////
//////////////////////////////////////////////////////////////////////
//
// CVS Revision History
//
// $Log: Phy_int.v,v $
// Revision 1.3 2006/01/19 14:07:53 maverickist
// verification is complete.
//
// Revision 1.3 2005/12/16 06:44:14 Administrator
// replaced tab with space.
// passed 9.6k length frame test.
//
// Revision 1.2 2005/12/13 12:15:36 Administrator
// no message
//
// Revision 1.1.1.1 2005/12/13 01:51:44 Administrator
// no message
//
module Phy_int
(input rst_mac_rx,
input rst_mac_tx,
input MAC_rx_clk,
input MAC_tx_clk,
// Rx interface
output reg MCrs_dv,
output reg [7:0] MRxD,
output MRxErr,
// Tx interface
input [7:0] MTxD,
input MTxEn,
output MCRS,
// PHY interface
output Tx_er,
output reg Tx_en,
output reg [7:0] Txd,
input Rx_er,
input Rx_dv,
input [7:0] Rxd,
input Crs,
input Col,
// Host interface
input Line_loop_en,
input [2:0] Speed );
//-------------------------------------------------------------------------
// Local declarations
//-------------------------------------------------------------------------
reg [7:0] MTxD_dl1;
reg MTxEn_dl1;
reg Tx_odd_data_ptr;
reg Rx_odd_data_ptr;
reg Rx_er_dl1;
reg Rx_dv_dl1;
reg Rx_dv_dl2;
reg [7:0] Rxd_dl1;
reg [7:0] Rxd_dl2;
reg Crs_dl1;
//-------------------------------------------------------------------------
// Tx control
//-------------------------------------------------------------------------
// Reg boundary signals
always @( posedge MAC_tx_clk or posedge rst_mac_tx )
if ( rst_mac_tx )
begin
MTxD_dl1 <= 0;
MTxEn_dl1 <= 0;
end
else
begin
MTxD_dl1 <= MTxD;
MTxEn_dl1 <= MTxEn;
end
always @( posedge MAC_tx_clk or posedge rst_mac_tx )
if ( rst_mac_tx )
Tx_odd_data_ptr <= 0;
else if ( !MTxD_dl1 )
Tx_odd_data_ptr <= 0;
else
Tx_odd_data_ptr <= !Tx_odd_data_ptr;
always @( posedge MAC_tx_clk or posedge rst_mac_tx )
if ( rst_mac_tx )
Txd <= 0;
else if ( Speed[2] && MTxEn_dl1 )
Txd <= MTxD_dl1;
else if ( MTxEn_dl1 && !Tx_odd_data_ptr )
Txd <= { 4'b0, MTxD_dl1[3:0] };
else if ( MTxEn_dl1 && Tx_odd_data_ptr )
Txd <= { 4'b0, MTxD_dl1[7:4] };
else
Txd <=0;
always @( posedge MAC_tx_clk or posedge rst_mac_tx )
if ( rst_mac_tx )
Tx_en <= 0;
else if ( MTxEn_dl1 )
Tx_en <= 1;
else
Tx_en <= 0;
assign Tx_er = 0;
//-------------------------------------------------------------------------
// Rx control
//-------------------------------------------------------------------------
// Reg boundery signals
always @( posedge MAC_rx_clk or posedge rst_mac_rx )
if ( rst_mac_rx )
begin
Rx_er_dl1 <= 0;
Rx_dv_dl1 <= 0;
Rx_dv_dl2 <= 0;
Rxd_dl1 <= 0;
Rxd_dl2 <= 0;
Crs_dl1 <= 0;
end
else
begin
Rx_er_dl1 <= Rx_er;
Rx_dv_dl1 <= Rx_dv;
Rx_dv_dl2 <= Rx_dv_dl1;
Rxd_dl1 <= Rxd;
Rxd_dl2 <= Rxd_dl1;
Crs_dl1 <= Crs;
end
assign MRxErr = Rx_er_dl1;
assign MCRS = Crs_dl1;
always @( posedge MAC_rx_clk or posedge rst_mac_rx )
if ( rst_mac_rx )
MCrs_dv <= 0;
else if ( Line_loop_en )
MCrs_dv <= Tx_en;
else if( Rx_dv_dl2 )
MCrs_dv <= 1;
else
MCrs_dv <= 0;
always @ ( posedge MAC_rx_clk or posedge rst_mac_rx )
if ( rst_mac_rx )
Rx_odd_data_ptr <= 0;
else if ( !Rx_dv_dl1 )
Rx_odd_data_ptr <= 0;
else
Rx_odd_data_ptr <= !Rx_odd_data_ptr;
always @ ( posedge MAC_rx_clk or posedge rst_mac_rx )
if ( rst_mac_rx )
MRxD <= 0;
else if( Line_loop_en )
MRxD <= Txd;
else if( Speed[2] && Rx_dv_dl2 )
MRxD <= Rxd_dl2;
else if( Rx_dv_dl1 && Rx_odd_data_ptr )
MRxD <={ Rxd_dl1[3:0], Rxd_dl2[3:0] };
endmodule
|