aboutsummaryrefslogtreecommitdiffstats
path: root/usrp2
Commit message (Collapse)AuthorAgeFilesLines
...
* Added a bunch of debug signals.Ian Buckley2010-11-114-9/+19
|
* Regenerated FIFO with lower trigger level for almost full flag to reflect ↵Ian Buckley2010-11-118-236/+113
| | | | | | | | | | | | | logic removed from nobl_fifo. Improved ext_fifo_tb further, try to simulate more combinations of decomation rates and packet arrival patterns. Strip out the logic in nobl_fifo that made it look like a Xilinx fall-through FIFO...it is now very simple logic but a propriatory interface that exposes the high inetrnal latency of reads. Allow the USED size of the external FIFO to be parameterized from the core level. Currently set at only 256 Corrected a bug in vita_tx_deframer.v that can write to a FIFO when its full causing illegal state. Made further edits that are currently commented becuase simulation indicates they cause problems, however suspect a further bug is in this code.
* Regenerated FIFO's for extfifo.Ian Buckley2010-11-1111-726/+15
| | | | | | | | There are problems with certain configurations it seems. It is important that the fifo_xlnx_512x36_2clk_18to36 is generated with the "almost_full" pin even though it is not used in the application. if this pin is omitted the FPGA image doesn't work correctly
* Edited FIFO instance to delete port that was not regenerated after ↵Ian Buckley2010-11-111-1/+0
| | | | reconfiguration
* Adding in files that probably didn;t exist in the ISE10.1 version of coregenIan Buckley2010-11-115-0/+808
|
* Bringing all coregen files checked in into syncIan Buckley2010-11-1110-137/+60
|
* Found bug due to not accounting for the correct number of possible in flight ↵Ian Buckley2010-11-117-52/+110
| | | | | | | | | READ operations that can be in the extfifo pipeline. Regenerated fifo_xlnx_512x36_2clk_18to36 to include prog_full output triggered at 1017 so that there are 6 empty spaces to accept in flight read data upon completion. Had to generate the FIFO using Coregen from ISE12.1 due to 10.1 verion not working correctly in FPGA Still have to tackle making this simulate in Icarus
* checkin of generated coregen filesMatt Ettus2010-11-1118-8/+556
|
* External FIFO tested in simulation and on USRP2 from decimation 64->8 with ↵Ian Buckley2010-11-1118-236/+7297
| | | | | | | | current head UHD code. Apparently operation is "flawless" but more regression and corner case regression could and should be done. Tristate drivers have been added at the top level of the hierarchy for the SRAM databus as is considered good practice for both Xilinx and ASIC design flows and so both top level and core fils have been touched.
* Checkpoint checkin.Ian Buckley2010-11-1113-0/+1507
| | | | | Loopback is running via the external ZBT SRAM...HOWEVER, its not running well, its stable but the data is corrupted sometimes. Not clear if its a logic or AC timing/SI issue yet.
* get it to buildMatt Ettus2010-11-115-5/+309
|
* moved forward from the old branchMatt Ettus2010-11-118-4/+876
|
* reverting part of the reversion of the spi settings.Matt Ettus2010-11-101-2/+2
|
* u2p needs the bigger regs for some reasonMatt Ettus2010-11-101-4/+4
|
* need to enable both 16 and 32 bit spi interfaces -- 16 used in u1e, 32 in u2 ↵Matt Ettus2010-11-101-0/+1
| | | | and u2p
* occ needs to be 2 bits wide on a 36 bit fifo interface.Matt Ettus2010-11-101-1/+2
|
* Merge branch 'u1e' into merge_u1eMatt Ettus2010-11-1064-215/+3325
|\ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * u1e: (130 commits) invert led signals because they are active low duh allow for CS to rise before, at the same time, or after OE better debug pins watch the ethernet chip select on our debug bus fix timing issue on DAC outputs with rev 2. This puts the whole system on a 90 degree phase shift send all gpmc signals to mictor updated pins to match rev2, removed dip switch, etc. seems to compile ok. pins are different on rev2 fixed makefile to compile with our new system add register to tell host about compatibility level and which image we are using move declaration to make loopback compile no need for protocol headers since we're not doing ethernet match the signal names in this design debug pins cleanup properly integrate the new tx chain catch up with tx_policy attach run_tx and run_rx to leds connect atr delay the q channel to make the channels line up on the AD9862 ... Conflicts: usrp2/control_lib/Makefile.srcs
| * invert led signals because they are active lowMatt Ettus2010-11-091-1/+1
| |
| * duhMatt Ettus2010-11-041-1/+1
| |
| * allow for CS to rise before, at the same time, or after OEMatt Ettus2010-09-241-7/+6
| |
| * better debug pinsMatt Ettus2010-09-232-7/+11
| |
| * watch the ethernet chip select on our debug busMatt Ettus2010-09-233-6/+8
| |
| * fix timing issue on DAC outputs with rev 2. This puts the whole system on a ↵Matt Ettus2010-09-212-50/+25
| | | | | | | | 90 degree phase shift
| * send all gpmc signals to mictorMatt Ettus2010-09-164-0/+201
| |
| * updated pins to match rev2, removed dip switch, etc. seems to compile ok.Matt Ettus2010-09-093-137/+130
| |
| * pins are different on rev2Matt Ettus2010-09-091-264/+4
| |
| * fixed makefile to compile with our new systemMatt Ettus2010-09-071-44/+36
| |
| * add register to tell host about compatibility level and which image we are usingMatt Ettus2010-08-301-5/+14
| |
| * move declaration to make loopback compileMatt Ettus2010-08-271-1/+2
| |
| * Merge branch 'tx_policy' into u1eMatt Ettus2010-08-253-29/+23
| |\ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * tx_policy: (21 commits) clean up DAC inversion and swapping to match schematics Clean up iq swapping on RX. It is now swapped in the top level. widened muxes to 4 bits to match tx side and handle more ADCs in future rx error context packets should not be marked as errors in the fifo added compat number to usrp2 readback mux makefile dependency fix for second expansion provide a way to get out of the error state without processor intervention sequence number reset upon programming streamid attempt at avoiding infinite error messages implemented "next packet" and "next burst" policies sequence errors can happen on start of burst as well. more informative error codes cleaner error handling introduce new error types test mux and gen_context_pkt this is an output file, it shouldn't be checked in insert protocol engine flags when requested move the streamid so it isn't at the same address as clear_state connect the demux fix a typo tx error packets now muxed into the ethernet stream back to the host ... Conflicts: usrp2/top/u2_rev3/u2_core_udp.v
| * | no need for protocol headers since we're not doing ethernetMatt Ettus2010-08-241-1/+1
| | |
| * | match the signal names in this designMatt Ettus2010-08-231-3/+3
| | |
| * | debug pins cleanupMatt Ettus2010-08-231-3/+3
| | |
| * | properly integrate the new tx chainMatt Ettus2010-08-191-31/+27
| | |
| * | catch up with tx_policyMatt Ettus2010-08-1911-5572/+311
| | |
| * | attach run_tx and run_rx to ledsMatt Ettus2010-08-171-1/+1
| | |
| * | connect atrMatt Ettus2010-08-171-1/+1
| | |
| * | delay the q channel to make the channels line up on the AD9862Matt Ettus2010-08-171-1/+6
| | |
| * | this is necessary for some reasonMatt Ettus2010-08-131-1/+2
| | |
| * | connect the setting reg to the real clock and resetMatt Ettus2010-08-111-1/+1
| | |
| * | enlarge loopback fifoMatt Ettus2010-08-101-4/+1
| | |
| * | Merge branch 'ise12' into u1eMatt Ettus2010-07-199-45/+163
| |\ \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * ise12: move declaration ahead of use put run_tx and run_rx on the displayed LEDs remove warnings add mux and demux to build mux multiple fifo streams into one. Allows priority or round robin split fifo into 2 streams based on first line in each packet precompute udp checksums barely fails timing on gigE/10 and gigE/12, larger fail on udp/10, but all seem to work ok
| * | | make loopback compileMatt Ettus2010-07-141-0/+3
| | | |
| * | | Merge branch 'reload' into u1eMatt Ettus2010-07-092-5/+10
| |\ \ \ | | | | | | | | | | | | | | | | | | | | | | | | | * reload: fix to stop endless error packets updated tests to match new features
| * | | | point to new location for fifosMatt Ettus2010-07-091-1/+1
| | | | |
| * | | | Merge branch 'reload' into u1eMatt Ettus2010-07-081-11/+32
| |\ \ \ \ | | | | | | | | | | | | | | | | | | | | | | | | * reload: error packets are now valid Extension Context packets
| * \ \ \ \ Merge branch 'reload' into u1eMatt Ettus2010-07-071-5/+16
| |\ \ \ \ \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | * reload: reload bit for vita rx ctrl
| * \ \ \ \ \ Merge branch 'master' into u1eMatt Ettus2010-07-061-4/+5
| |\ \ \ \ \ \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * master: fix bug which caused serdes fifo to disappear
| * \ \ \ \ \ \ Merge branch 'master' into u1eMatt Ettus2010-06-181-1/+2
| |\ \ \ \ \ \ \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * master: proper dependency tracking for the makefile
| * | | | | | | | added ability to clear out fifos of tx and rx.Matt Ettus2010-06-173-28/+37
| | | | | | | | |