aboutsummaryrefslogtreecommitdiffstats
path: root/usrp2/top/u2_rev3/u2_rev3.v
Commit message (Expand)AuthorAgeFilesLines
* zpu: working, modified top level sizes, disable interruptJosh Blum2010-12-141-1/+1
* renamed exp_pps_* to be exp_time_*, which is the mimo synchronization signalMatt Ettus2010-12-091-12/+12
* Modified phase shift of DCM1 to -64 which is intended to give more timing mar...Ian Buckley2010-11-111-1/+1
* Enabled phase offset adjustment on DCM_INST1 which drives the external Fast S...Ian Buckley2010-11-111-12/+12
* Added to DCM's and some BUFG's to align the internal 125MHz clock edge with i...Ian Buckley2010-11-111-2/+97
* External FIFO tested in simulation and on USRP2 from decimation 64->8 with cu...Ian Buckley2010-11-111-94/+127
* fix timing problem on DAC output busMatt Ettus2010-11-091-2/+2
* clean up DAC inversion and swapping to match schematicsMatt Ettus2010-08-251-3/+6
* Clean up iq swapping on RX. It is now swapped in the top level.Matt Ettus2010-08-251-4/+4
* Cut debug bus connection to etherenet MAC to make closing timing easierIan Buckley2010-02-241-2/+7
* Manually assign clk_fpga to BUFG to improve timingJohnathan Corgan2010-02-231-1/+5
* Moved usrp2 fpga files into usrp2 subdir.Josh Blum2010-01-221-0/+432