aboutsummaryrefslogtreecommitdiffstats
path: root/boot_cpld
diff options
context:
space:
mode:
Diffstat (limited to 'boot_cpld')
-rwxr-xr-xboot_cpld/_impact.cmd34
-rwxr-xr-xboot_cpld/boot_cpld.ipfbin0 -> 2967 bytes
-rwxr-xr-xboot_cpld/boot_cpld.isebin0 -> 227573 bytes
-rwxr-xr-xboot_cpld/boot_cpld.lfp5
-rwxr-xr-xboot_cpld/boot_cpld.ucf34
-rwxr-xr-xboot_cpld/boot_cpld.v85
6 files changed, 158 insertions, 0 deletions
diff --git a/boot_cpld/_impact.cmd b/boot_cpld/_impact.cmd
new file mode 100755
index 000000000..4af86cb02
--- /dev/null
+++ b/boot_cpld/_impact.cmd
@@ -0,0 +1,34 @@
+loadProjectFile -file "C:\cygwin\home\matt\usrp2\fpga\boot_cpld/boot_cpld.ipf"
+setMode -ss
+setMode -sm
+setMode -hw140
+setMode -spi
+setMode -acecf
+setMode -acempm
+setMode -pff
+setMode -bs
+setMode -bs
+setMode -bs
+setMode -bs
+setCable -port auto
+Identify
+identifyMPM
+assignFile -p 1 -file "C:/cygwin/home/matt/usrp2/fpga/boot_cpld/boot_cpld.jed"
+Program -p 1 -e -v -defaultVersion 0
+Program -p 1 -e -v -defaultVersion 0
+Program -p 1 -e -v -defaultVersion 0
+Program -p 1 -e -v -defaultVersion 0
+Program -p 1 -e -v -defaultVersion 0
+Program -p 1 -e -v -defaultVersion 0
+Identify
+identifyMPM
+Identify
+identifyMPM
+Identify
+identifyMPM
+Identify
+identifyMPM
+Identify
+identifyMPM
+setMode -bs
+deleteDevice -position 1
diff --git a/boot_cpld/boot_cpld.ipf b/boot_cpld/boot_cpld.ipf
new file mode 100755
index 000000000..8acb6821e
--- /dev/null
+++ b/boot_cpld/boot_cpld.ipf
Binary files differ
diff --git a/boot_cpld/boot_cpld.ise b/boot_cpld/boot_cpld.ise
new file mode 100755
index 000000000..7252d3768
--- /dev/null
+++ b/boot_cpld/boot_cpld.ise
Binary files differ
diff --git a/boot_cpld/boot_cpld.lfp b/boot_cpld/boot_cpld.lfp
new file mode 100755
index 000000000..0f0c8f2e2
--- /dev/null
+++ b/boot_cpld/boot_cpld.lfp
@@ -0,0 +1,5 @@
+# begin LFP file C:\cygwin\home\matt\u2f\boot_cpld\boot_cpld.lfp
+designfile boot_cpld.v
+parttype xc9572xl-vq44-10
+bus_delimiter 0;
+set_busdelim_onsave 1;
diff --git a/boot_cpld/boot_cpld.ucf b/boot_cpld/boot_cpld.ucf
new file mode 100755
index 000000000..789bb1d96
--- /dev/null
+++ b/boot_cpld/boot_cpld.ucf
@@ -0,0 +1,34 @@
+NET "CLK_25MHZ" LOC = "P5" ;
+NET "CLK_25MHZ_EN" LOC = "P6" ;
+NET "LED<0>" LOC = "P12" ;
+NET "LED<1>" LOC = "P8" ;
+NET "LED<2>" LOC = "P7" ;
+NET "DEBUG<0>" LOC = "P1" ;
+NET "DEBUG<1>" LOC = "P2" ;
+NET "DEBUG<2>" LOC = "P3" ;
+NET "DEBUG<3>" LOC = "P29" ;
+NET "DEBUG<4>" LOC = "P30" ;
+NET "DEBUG<5>" LOC = "P31" ;
+NET "DEBUG<6>" LOC = "P32" ;
+NET "DEBUG<7>" LOC = "P33" ;
+NET "DEBUG<8>" LOC = "P34" ;
+NET "POR" LOC = "P42" ;
+NET "SD_nCS" LOC = "P20" ;
+NET "SD_Din" LOC = "P21" ;
+NET "SD_CLK" LOC = "P22" ;
+NET "SD_Dout" LOC = "P23" ;
+NET "SD_DAT1" LOC = "P27" ;
+NET "SD_DAT2" LOC = "P28" ;
+NET "SD_prot" LOC = "P19" ;
+NET "SD_det" LOC = "P36" ;
+NET "CFG_INIT_B" LOC = "P38" ;
+NET "CFG_Din" LOC = "P37" ;
+NET "CFG_CCLK" LOC = "P41" ;
+NET "CFG_DONE" LOC = "P40" ;
+NET "CFG_PROG_B" LOC = "P39" ;
+NET "CPLD_CLK" LOC = "P13" ;
+NET "START" LOC = "P14" ;
+NET "MODE" LOC = "P18" ;
+NET "DONE" LOC = "P16" ;
+NET "detached" LOC = "P43" ;
+NET "CPLD_misc" LOC = "P44" ;
diff --git a/boot_cpld/boot_cpld.v b/boot_cpld/boot_cpld.v
new file mode 100755
index 000000000..3c53a7992
--- /dev/null
+++ b/boot_cpld/boot_cpld.v
@@ -0,0 +1,85 @@
+`timescale 1ns / 1ps
+// ////////////////////////////////////////////////////////////////////////////////
+// Boot CPLD design, only for u2_rev2
+// ////////////////////////////////////////////////////////////////////////////////
+
+module boot_cpld
+ (input CLK_25MHZ,
+ output CLK_25MHZ_EN,
+ output [2:0] LED,
+ output [8:0] DEBUG,
+ input POR,
+
+ // To SD Card
+ output SD_nCS,
+ output SD_Din,
+ output SD_CLK,
+ input SD_Dout,
+ input SD_DAT1, // Unused
+ input SD_DAT2, // Unused
+ input SD_prot, // Write Protect
+ input SD_det, // Card Detect
+
+ // To FPGA Config Interface
+ input CFG_INIT_B,
+ output CFG_Din, // Also used in Data interface
+ output CFG_CCLK,
+ input CFG_DONE,
+ output CFG_PROG_B,
+
+ // To FPGA data interface
+ output CPLD_CLK,
+ input START,
+ input MODE,
+ input DONE,
+ output detached,
+ input CPLD_misc // Unused for now
+ );
+
+ assign CLK_25MHZ_EN = 1'b1;
+
+ assign LED[0] = ~CFG_DONE;
+ assign LED[1] = CFG_INIT_B;
+ assign LED[2] = ~CFG_PROG_B;
+
+ wire en_outs;
+ wire [3:0] set_sel = 4'd0;
+
+ assign CPLD_CLK = CFG_CCLK;
+ assign DEBUG[8:0] = { CLK_25MHZ, SD_nCS, SD_CLK, SD_Din, CFG_CCLK, CFG_PROG_B, CFG_INIT_B, CFG_DONE, CFG_Din};
+
+ spi_boot #(.width_set_sel_g(4), // How many sets (16)
+ .width_bit_cnt_g(6), // Block length (12 is faster, 6 is minimum)
+ .width_img_cnt_g(2), // How many images per set
+ .num_bits_per_img_g(20), // Image size, 20 = 1MB
+ .sd_init_g(1), // SD-specific initialization
+ .mmc_compat_clk_div_g(0),// No MMC support
+ .width_mmc_clk_div_g(0), // No MMC support
+ .reset_level_g(0)) // Active low reset
+
+ spi_boot(.clk_i(CLK_25MHZ),
+ .reset_i(POR),
+
+ // To SD Card
+ .spi_clk_o(SD_CLK),
+ .spi_cs_n_o(SD_nCS),
+ .spi_data_in_i(SD_Dout),
+ .spi_data_out_o(SD_Din),
+ .spi_en_outs_o(en_outs),
+
+ // Data Port
+ .start_i(START),
+ .mode_i(MODE), // 0->conf mode, 1->data mode
+ .detached_o(detached),
+ .dat_done_i(DONE),
+ .set_sel_i(set_sel),
+
+ // To FPGA
+ .config_n_o(CFG_PROG_B),
+ .cfg_init_n_i(CFG_INIT_B),
+ .cfg_done_i(CFG_DONE),
+ .cfg_clk_o(CFG_CCLK),
+ .cfg_dat_o(CFG_Din)
+ );
+
+endmodule // boot_cpld