aboutsummaryrefslogtreecommitdiffstats
path: root/usrp2
diff options
context:
space:
mode:
authorMatt Ettus <matt@ettus.com>2010-02-18 18:03:26 -0800
committerMatt Ettus <matt@ettus.com>2010-02-18 18:03:26 -0800
commite56b4767451dcdca41512faba634b812e44d2e1d (patch)
treee1db75cafea6fa739ded87024cf74bd726c7ac60 /usrp2
parent1912ff60acd490a24204a7596e373e9aef9276cd (diff)
downloaduhd-e56b4767451dcdca41512faba634b812e44d2e1d.tar.gz
uhd-e56b4767451dcdca41512faba634b812e44d2e1d.tar.bz2
uhd-e56b4767451dcdca41512faba634b812e44d2e1d.zip
Fixed paths to help icarus find opencores and xilinx models. Added Xilinx global set and reset module.
Diffstat (limited to 'usrp2')
-rw-r--r--usrp2/top/u1e/cmdfile9
-rw-r--r--usrp2/top/u1e/tb_u1e.v2
2 files changed, 7 insertions, 4 deletions
diff --git a/usrp2/top/u1e/cmdfile b/usrp2/top/u1e/cmdfile
index 5e4db5c65..291c723b8 100644
--- a/usrp2/top/u1e/cmdfile
+++ b/usrp2/top/u1e/cmdfile
@@ -10,10 +10,11 @@
# Models
-y ../../models
+-y /opt/Xilinx/10.1/ISE/verilog/src/unisims
# Open Cores
--y ../opencores/spi/rtl/verilog
-+incdir+../opencores/spi/rtl/verilog
--y ../opencores/i2c/rtl/verilog
-+incdir+../opencores/i2c/rtl/verilog
+-y ../../opencores/spi/rtl/verilog
++incdir+../../opencores/spi/rtl/verilog
+-y ../../opencores/i2c/rtl/verilog
++incdir+../../opencores/i2c/rtl/verilog
diff --git a/usrp2/top/u1e/tb_u1e.v b/usrp2/top/u1e/tb_u1e.v
index 85d2b49f0..319645af6 100644
--- a/usrp2/top/u1e/tb_u1e.v
+++ b/usrp2/top/u1e/tb_u1e.v
@@ -7,6 +7,8 @@ module tb_u1e();
wire [31:0] debug;
wire [1:0] debug_clk;
+ xlnx_glbl glbl (.GSR(),.GTS());
+
initial begin
$dumpfile("tb_u1e.lxt");
$dumpvars(0,tb_u1e);