diff options
author | Martin Braun <martin.braun@ettus.com> | 2018-07-13 17:05:38 -0700 |
---|---|---|
committer | Martin Braun <martin.braun@ettus.com> | 2018-07-17 10:49:21 -0700 |
commit | 4a4d1d797f486e6e0ecb18c4890d2f4715c03000 (patch) | |
tree | d544874db8388ff3961dd1e82882d6c4899edee8 /mpm/python | |
parent | e364ad4281381a8ecafcf0282f386dbb1d91ab1d (diff) | |
download | uhd-4a4d1d797f486e6e0ecb18c4890d2f4715c03000.tar.gz uhd-4a4d1d797f486e6e0ecb18c4890d2f4715c03000.tar.bz2 uhd-4a4d1d797f486e6e0ecb18c4890d2f4715c03000.zip |
mpm: mg: Move RF cal initialization after JESD init
Diffstat (limited to 'mpm/python')
-rw-r--r-- | mpm/python/usrp_mpm/dboard_manager/mg_init.py | 3 |
1 files changed, 1 insertions, 2 deletions
diff --git a/mpm/python/usrp_mpm/dboard_manager/mg_init.py b/mpm/python/usrp_mpm/dboard_manager/mg_init.py index 34016e9f5..fccdc2e27 100644 --- a/mpm/python/usrp_mpm/dboard_manager/mg_init.py +++ b/mpm/python/usrp_mpm/dboard_manager/mg_init.py @@ -452,8 +452,6 @@ class MagnesiumInitManager(object): time.sleep(0.001) # 17us... ish. jesdcore.send_sysref_pulse() async_exec(self.mykonos, "finish_initialization") - # TODO:can we call this after JESD? - self.init_rf_cal(args) self.log.trace("Starting JESD204b Link Initialization...") # Generally, enable the source before the sink. Start with the DAC side. self.log.trace("Starting FPGA framer...") @@ -545,6 +543,7 @@ class MagnesiumInitManager(object): self.init_jesd(jesdcore, master_clock_rate, args) jesdcore = None # Help with garbage collection # That's all that requires access to the dboard regs! + self.init_rf_cal(args) if bool(args.get('rfic_digital_loopback')): self.log.warning( "RF Functionality Disabled: JESD204b digital loopback " |