aboutsummaryrefslogtreecommitdiffstats
path: root/host/docs
diff options
context:
space:
mode:
authormichael-west <michael.west@ettus.com>2014-03-27 16:10:30 -0700
committermichael-west <michael.west@ettus.com>2014-03-27 16:10:30 -0700
commite748189e0ee26d8eaef3eb2663e4fe3033d57809 (patch)
tree7e8611bae1be46235103b550c7361607ddfe2adf /host/docs
parent72bcea366a866ead85f9883d06475516ac64a850 (diff)
downloaduhd-e748189e0ee26d8eaef3eb2663e4fe3033d57809.tar.gz
uhd-e748189e0ee26d8eaef3eb2663e4fe3033d57809.tar.bz2
uhd-e748189e0ee26d8eaef3eb2663e4fe3033d57809.zip
Removed debug header, GPSDO ISP switch, and test points.
Diffstat (limited to 'host/docs')
-rw-r--r--host/docs/usrp_b200.rst39
1 files changed, 0 insertions, 39 deletions
diff --git a/host/docs/usrp_b200.rst b/host/docs/usrp_b200.rst
index 3fd9dacb5..327bbb6df 100644
--- a/host/docs/usrp_b200.rst
+++ b/host/docs/usrp_b200.rst
@@ -144,48 +144,9 @@ Component ID Description Details
=============== ======================== ========================================================
J502* Mictor Connector | Interface to FPGA for I/O and inspection.
J503* JTAG Header | Interface to FPGA for programming and debugging.
- J400 Debug Header | Pin 1 - serial data out (115200 8,N,1 @ 1.8V)
- | Pin 2 - ground
- | Pin 3 - serial data in (not connected)
- S100 GPSDO ISP Enable Switch | Not supported
S700 FX3 Hard Reset Switch
=============== ======================== ========================================================
\* B210 Only
-^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
-Test Points
-^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
-
-Below is a table showing the test points:
-
-=============== ================================== ===================
-Component ID Description Details
-=============== ================================== ===================
- J603 Upstream Voltage Regulation | 3.3 V supply
- Test Point | Pin 1 - 3.7 V
- | Pin 2 - gnd
- J604 AD9361 Supply Test Point | Pin 1 - 1.3 V
- | Pin 2 - gnd
- J605 FPGA Supply Test Point | Pin 1 - 1.2 V
- | Pin 2 - gnd
- J606 FX3 Supply Test Point | Pin 1 - 1.2V
- | Pin 2 - gnd
- J609 Upstream Voltage Regulation | 1.3 V supply
- Test Point | Pin 1 - 1.8 V
- | Pin 2 - gnd
- T600 External Voltage Supply
- Test Point
- T601 1.3 V AD9361 Power Good
- Test Point
- T602 1.3 V AD9361 Synthesizer
- Power Good Test Point
- TP302 AD9361 AUX DAC1 Test Point
- TP303 AD9361 AUX DAC2 Test Point
- T700 Not connected
- T701 Not connected
- T702 FX3 External Clock In | Not used
- T703 FX3 Charger Detect Out
-=============== ================================== ===================
-