aboutsummaryrefslogtreecommitdiffstats
path: root/fpga/usrp2/top/python
diff options
context:
space:
mode:
authorMartin Braun <martin.braun@ettus.com>2014-10-07 11:25:20 +0200
committerMartin Braun <martin.braun@ettus.com>2014-10-07 11:25:20 +0200
commitfd3e84941de463fa1a7ebab0a69515b4bf2614cd (patch)
tree3fa721a13d41d2c0451d663a59a220a38fd5e614 /fpga/usrp2/top/python
parent3b66804e41891e358c790b453a7a59ec7462dba4 (diff)
downloaduhd-fd3e84941de463fa1a7ebab0a69515b4bf2614cd.tar.gz
uhd-fd3e84941de463fa1a7ebab0a69515b4bf2614cd.tar.bz2
uhd-fd3e84941de463fa1a7ebab0a69515b4bf2614cd.zip
Removed copy of FPGA source files.
Diffstat (limited to 'fpga/usrp2/top/python')
-rwxr-xr-xfpga/usrp2/top/python/check_inout.py62
-rwxr-xr-xfpga/usrp2/top/python/check_timing.py33
2 files changed, 0 insertions, 95 deletions
diff --git a/fpga/usrp2/top/python/check_inout.py b/fpga/usrp2/top/python/check_inout.py
deleted file mode 100755
index ff371d378..000000000
--- a/fpga/usrp2/top/python/check_inout.py
+++ /dev/null
@@ -1,62 +0,0 @@
-#!/usr/bin/env python
-#
-# Copyright 2010 Ettus Research LLC
-#
-# This program is free software: you can redistribute it and/or modify
-# it under the terms of the GNU General Public License as published by
-# the Free Software Foundation, either version 3 of the License, or
-# (at your option) any later version.
-#
-# This program is distributed in the hope that it will be useful,
-# but WITHOUT ANY WARRANTY; without even the implied warranty of
-# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
-# GNU General Public License for more details.
-#
-# You should have received a copy of the GNU General Public License
-# along with this program. If not, see <http://www.gnu.org/licenses/>.
-#
-# Description:
-# generates a list of inputs and outputs from the top-level Verilog file and cross-references them to the .ucf.
-# outputs errors for pins that aren't found in the UCF, checks for capitalization errors and other common mistakes
-
-import sys
-import re
-
-if __name__=='__main__':
- if len(sys.argv) == 2:
- print "Usage: %s <top level Verilog file> <pin definition UCF>"
- sys.exit(-1)
-
- verilog_filename = sys.argv[1]
- ucf_filename = sys.argv[2]
-
- verilog_file = open(verilog_filename, 'r')
- ucf_file = open(ucf_filename, 'r')
-
- verilog_iolist = list()
- ucf_iolist = list()
-
- #read in all input, inout, and output declarations and compile a list
- for line in verilog_file:
- for match in re.findall(r"(?:input|inout|output) (?:reg )*(?:\[.*\] )*(\w+)", line.split("//")[0]):
- verilog_iolist.append(match)
-
- for line in ucf_file:
- m = re.search(r"""NET "(\w+).*" """, line.split("#")[0])
- if m is not None:
- ucf_iolist.append(m.group(1))
-
- #now find corresponding matches and error when you don't find one
- #we search for .v defs without matching .ucf defs since the reverse isn't necessarily a problem
- err = False
-
- for item in verilog_iolist:
- if item not in ucf_iolist:
- print "Error: %s appears in the top-level Verilog file, but is not in the UCF definition file!" % item
- err = True
-
- if err:
- sys.exit(-1)
-
- print "No errors found."
- sys.exit(0)
diff --git a/fpga/usrp2/top/python/check_timing.py b/fpga/usrp2/top/python/check_timing.py
deleted file mode 100755
index 0c5918096..000000000
--- a/fpga/usrp2/top/python/check_timing.py
+++ /dev/null
@@ -1,33 +0,0 @@
-#!/usr/bin/env python
-#
-# Copyright 2011 Ettus Research LLC
-#
-# This program is free software: you can redistribute it and/or modify
-# it under the terms of the GNU General Public License as published by
-# the Free Software Foundation, either version 3 of the License, or
-# (at your option) any later version.
-#
-# This program is distributed in the hope that it will be useful,
-# but WITHOUT ANY WARRANTY; without even the implied warranty of
-# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
-# GNU General Public License for more details.
-#
-# You should have received a copy of the GNU General Public License
-# along with this program. If not, see <http://www.gnu.org/licenses/>.
-
-import sys
-import re
-
-def print_timing_constraint_summary(twr_file):
- output = ""
- keep = False
- done = False
- for line in open(twr_file).readlines():
- if 'Derived Constraint Report' in line: keep = True
- if 'constraint' in line and 'met' in line: done = True
- if not keep and done: keep = True
- if keep: output += line
- if done: break
- print("\n\n"+output)
-
-if __name__=='__main__': map(print_timing_constraint_summary, sys.argv[1:])