diff options
| author | Josh Blum <josh@joshknows.com> | 2010-11-23 13:36:42 -0800 | 
|---|---|---|
| committer | Josh Blum <josh@joshknows.com> | 2010-11-23 13:36:42 -0800 | 
| commit | bb0572a960edf54486a4be746c681adaac0fa398 (patch) | |
| tree | 7afb46e99eaf799a478fcde841eb78d7698e9c39 /fpga/usrp2/extramfifo/nobl_fifo.v | |
| parent | 8ce75a3ca7a51f4bdee87d78a610a0f2519473ae (diff) | |
| download | uhd-bb0572a960edf54486a4be746c681adaac0fa398.tar.gz uhd-bb0572a960edf54486a4be746c681adaac0fa398.tar.bz2 uhd-bb0572a960edf54486a4be746c681adaac0fa398.zip | |
fpga: performed a forceful checkout of fpga to overwrite with current fpga code
Diffstat (limited to 'fpga/usrp2/extramfifo/nobl_fifo.v')
| -rw-r--r-- | fpga/usrp2/extramfifo/nobl_fifo.v | 41 | 
1 files changed, 21 insertions, 20 deletions
| diff --git a/fpga/usrp2/extramfifo/nobl_fifo.v b/fpga/usrp2/extramfifo/nobl_fifo.v index 4c009d980..0b63768fc 100644 --- a/fpga/usrp2/extramfifo/nobl_fifo.v +++ b/fpga/usrp2/extramfifo/nobl_fifo.v @@ -70,26 +70,27 @@ module nobl_fifo     // Simple NoBL SRAM interface, 4 cycle read latency.     // Read/Write arbitration via temprary application of empty/full flags.     // -   nobl_if nobl_if_i1 -     ( -      .clk(clk), -      .rst(rst), -      .RAM_D_pi(RAM_D_pi), -      .RAM_D_po(RAM_D_po), -      .RAM_D_poe(RAM_D_poe), -      .RAM_A(RAM_A), -      .RAM_WEn(RAM_WEn), -      .RAM_CENn(RAM_CENn), -      .RAM_LDn(RAM_LDn), -      .RAM_OEn(RAM_OEn), -      .RAM_CE1n(RAM_CE1n), -      .address(address), -      .data_out(write_data), -      .data_in(read_data), -      .data_in_valid(data_avail), -      .write(write), -      .enable(enable) -      ); +   nobl_if #(.WIDTH(WIDTH),.DEPTH(RAM_DEPTH)) +     nobl_if_i1 +       ( +	.clk(clk), +	.rst(rst), +	.RAM_D_pi(RAM_D_pi), +	.RAM_D_po(RAM_D_po), +	.RAM_D_poe(RAM_D_poe), +	.RAM_A(RAM_A), +	.RAM_WEn(RAM_WEn), +	.RAM_CENn(RAM_CENn), +	.RAM_LDn(RAM_LDn), +	.RAM_OEn(RAM_OEn), +	.RAM_CE1n(RAM_CE1n), +	.address(address), +	.data_out(write_data), +	.data_in(read_data), +	.data_in_valid(data_avail), +	.write(write), +	.enable(enable) +	); | 
