diff options
| author | Josh Blum <josh@joshknows.com> | 2010-04-16 09:42:46 +0000 | 
|---|---|---|
| committer | Josh Blum <josh@joshknows.com> | 2010-04-16 09:42:46 +0000 | 
| commit | 835cb56ef820a69e1e6e0ccde7c5a0e78ca5ad25 (patch) | |
| tree | 4fe48bdaf92311deedfbe1a5e77dd209468a2d7d /fpga/usrp2/control_lib/wb_bus_writer.v | |
| parent | f1838b9284a124fcfb5996eaf1647a69b4473278 (diff) | |
| parent | 067491b58676cbdaa754334949a8ffc2daf32979 (diff) | |
| download | uhd-835cb56ef820a69e1e6e0ccde7c5a0e78ca5ad25.tar.gz uhd-835cb56ef820a69e1e6e0ccde7c5a0e78ca5ad25.tar.bz2 uhd-835cb56ef820a69e1e6e0ccde7c5a0e78ca5ad25.zip | |
Merge branch 'master' of git@ettus.sourcerepo.com:ettus/uhdpriv into usrp_e
Conflicts:
	.gitignore
Diffstat (limited to 'fpga/usrp2/control_lib/wb_bus_writer.v')
| -rw-r--r-- | fpga/usrp2/control_lib/wb_bus_writer.v | 57 | 
1 files changed, 57 insertions, 0 deletions
| diff --git a/fpga/usrp2/control_lib/wb_bus_writer.v b/fpga/usrp2/control_lib/wb_bus_writer.v new file mode 100644 index 000000000..fc148a0ff --- /dev/null +++ b/fpga/usrp2/control_lib/wb_bus_writer.v @@ -0,0 +1,57 @@ + +// wb_bus_writer +// +// WB Bus Master device to send a sequence of single-word transactions +// based on a list in a RAM or ROM (FASM interface) +// ROM data format is {WB_ADDR[15:0],WB_DATA[31:0]} +// continues until it gets an all-1s entry + +module wb_bus_writer (input start, +		      output done, +		      output reg [15:0] rom_addr, +		      input [47:0] rom_data, +		      // WB Master Interface, don't need wb_dat_i +		      input wb_clk_i, +		      input wb_rst_i, +		      output [31:0] wb_dat_o, +		      input wb_ack_i, +		      output [15:0] wb_adr_o, +		      output wb_cyc_o, +		      output [3:0] wb_sel_o, +		      output wb_stb_o, +		      output wb_we_o +		      ); + +`define IDLE 0 +`define READ 1 +    +   reg [3:0] 		     state; +    +   assign 		     done = (state != `IDLE) && (&rom_data);  // Done when we see all 1s +    +   always @(posedge wb_clk_i) +     if(wb_rst_i) +       begin +	  rom_addr <= #1 0; +	  state <= #1 0; +       end +     else if(start) +       begin +	  rom_addr <= #1 0; +	  state <= #1 `READ; +       end +     else if((state == `READ) && wb_ack_i) +       if(done) +	 state <= #1 `IDLE; +       else +	 rom_addr <= #1 rom_addr + 1; +    +   assign wb_dat_o = rom_data[31:0]; +   assign wb_adr_o = rom_data[47:32]; +   assign wb_sel_o = 4'b1111;    // All writes are the full 32 bits +    +   assign wb_cyc_o = !done & (state != `IDLE); +   assign wb_stb_o = !done & (state != `IDLE); +   assign wb_we_o = !done & (state != `IDLE); +    +endmodule // wb_bus_writer | 
