aboutsummaryrefslogtreecommitdiffstats
path: root/LICENSE.md
diff options
context:
space:
mode:
authorAndrew Moch <Andrew.Moch@ni.com>2020-07-29 17:57:13 +0100
committerWade Fife <wade.fife@ettus.com>2020-07-31 11:55:47 -0500
commit6ef642e3ac44c52b98b124f30dc84b1683859989 (patch)
treeb6ff47d7b1cd939cbd26cf4c3142523e4964a4bc /LICENSE.md
parent3beb450e2ab29e6021f4091fd1a3cc6522f994c4 (diff)
downloaduhd-6ef642e3ac44c52b98b124f30dc84b1683859989.tar.gz
uhd-6ef642e3ac44c52b98b124f30dc84b1683859989.tar.bz2
uhd-6ef642e3ac44c52b98b124f30dc84b1683859989.zip
fpga: lib: Update AxiLiteIf
This fixes a bug on wrstb in AxiLiteIf and adds a new AxiLiteIf_v that can be used to stitch onto Verilog port_maps.
Diffstat (limited to 'LICENSE.md')
0 files changed, 0 insertions, 0 deletions