1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
|
module packet_tb();
wire [7:0] data;
wire sof, eof, src_rdy, dst_rdy;
wire clear = 0;
reg clk = 0;
reg reset = 1;
always #10 clk <= ~clk;
initial #1000 reset <= 0;
initial $dumpfile("packet_tb.vcd");
initial $dumpvars(0,packet_tb);
wire [31:0] total, crc_err, seq_err, len_err;
packet_generator pkt_gen (.clk(clk), .reset(reset), .clear(clear),
.data_o(data), .sof_o(sof), .eof_o(eof),
.src_rdy_o(src_rdy), .dst_rdy_i(dst_rdy));
packet_verifier pkt_ver (.clk(clk), .reset(reset), .clear(clear),
.data_i(data), .sof_i(sof), .eof_i(eof),
.src_rdy_i(src_rdy), .dst_rdy_o(dst_rdy),
.total(total), .crc_err(crc_err), .seq_err(seq_err), .len_err(len_err));
endmodule // packet_tb
|