summaryrefslogtreecommitdiffstats
path: root/usrp2/control_lib/Makefile.srcs
blob: 567feacde7eb967c7fb32dee7ee34615fde434c4 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
#
# Copyright 2010 Ettus Research LLC
#

##################################################
# Control Lib Sources
##################################################
CONTROL_LIB_SRCS = $(abspath $(addprefix $(BASE_DIR)/../control_lib/, \
CRC16_D16.v \
atr_controller.v \
bin2gray.v \
dcache.v \
decoder_3_8.v \
dbsm.v \
dpram32.v \
double_buffer.v \
gray2bin.v \
gray_send.v \
icache.v \
mux4.v \
mux8.v \
nsgpio.v \
ram_2port.v \
ram_harv_cache.v \
ram_harvard.v \
ram_harvard2.v \
ram_loader.v \
setting_reg.v \
settings_bus.v \
settings_bus_crossclock.v \
srl.v \
system_control.v \
wb_1master.v \
wb_readback_mux.v \
wb_readback_mux_16LE.v \
quad_uart.v \
simple_uart.v \
simple_uart_tx.v \
simple_uart_rx.v \
oneshot_2clk.v \
sd_spi.v \
sd_spi_wb.v \
wb_bridge_16_32.v \
reset_sync.v \
priority_enc.v \
pic.v \
longfifo.v \
shortfifo.v \
medfifo.v \
s3a_icap_wb.v \
bootram.v \
nsgpio16LE.v \
settings_bus_16LE.v \
atr_controller16.v \
fifo_to_wb.v \
gpio_atr.v \
))