summaryrefslogtreecommitdiffstats
path: root/testbench/BOOTSTRAP.sav
blob: 41501945f8aaf5b5ba61872bbfdcb969fcd540e4 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
[size] 1400 971
[pos] -1 -1
*-26.028666 3485926000 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1
@28
u2_sim_top.cpld_clk
u2_sim_top.cpld_detached
u2_sim_top.cpld_din
u2_sim_top.cpld_done
u2_sim_top.cpld_start
u2_sim_top.aux_clk
u2_sim_top.clk_fpga
u2_sim_top.clk_sel[1:0]
u2_sim_top.clk_en[1:0]
u2_sim_top.u2_basic.ram_loader_rst
u2_sim_top.u2_basic.wb_rst
u2_sim_top.u2_basic.sysctrl.POR
u2_sim_top.u2_basic.sysctrl.ram_loader_done_i
u2_sim_top.cpld_model.sclk
u2_sim_top.cpld_model.start
u2_sim_top.u2_basic.ram_loader.rst_i
u2_sim_top.sen_clk
u2_sim_top.sen_dac
u2_sim_top.sclk
@22
u2_sim_top.u2_basic.shared_spi.wb_sel_i[3:0]
u2_sim_top.u2_basic.shared_spi.wb_adr_i[4:0]
u2_sim_top.u2_basic.shared_spi.wb_dat_i[31:0]
@28
u2_sim_top.u2_basic.shared_spi.wb_we_i
u2_sim_top.u2_basic.shared_spi.wb_stb_i
u2_sim_top.u2_basic.shared_spi.wb_ack_o
@22
u2_sim_top.u2_basic.shared_spi.ss_pad_o[7:0]
u2_sim_top.u2_basic.shared_spi.ctrl[13:0]
u2_sim_top.u2_basic.shared_spi.divider[15:0]
u2_sim_top.u2_basic.shared_spi.char_len[6:0]
u2_sim_top.u2_basic.shared_spi.ss[7:0]
u2_sim_top.u2_basic.shared_spi.wb_dat_o[31:0]
u2_sim_top.u2_basic.shared_spi.rx[127:0]
@28
u2_sim_top.u2_basic.control_lines.wb_stb_i
u2_sim_top.u2_basic.control_lines.wb_we_i
@22
u2_sim_top.u2_basic.control_lines.wb_dat_i[31:0]
u2_sim_top.u2_basic.control_lines.wb_dat_o[31:0]
u2_sim_top.u2_basic.control_lines.wb_sel_i[3:0]
@28
u2_sim_top.u2_basic.control_lines.wb_cyc_i
@22
u2_sim_top.u2_basic.control_lines.wb_sel_i[3:0]
@28
u2_sim_top.clock_ready
u2_sim_top.u2_basic.ram_loader.done_o
u2_sim_top.u2_basic.dsp_rst
u2_sim_top.u2_basic.ram_loader_rst
u2_sim_top.u2_basic.wb_rst
@22
u2_sim_top.u2_basic.ID_ram.dwb_adr_i[12:0]
@28
u2_sim_top.u2_basic.aeMB.iwb_ack_i
u2_sim_top.u2_basic.ram_loader_done
@22
u2_sim_top.u2_basic.iram_rd_adr[15:0]
u2_sim_top.u2_basic.iram_rd_dat[31:0]
@28
u2_sim_top.u2_basic.iram_wr_we
u2_sim_top.u2_basic.iram_wr_stb
@22
u2_sim_top.u2_basic.iram_wr_sel[3:0]
u2_sim_top.u2_basic.iram_wr_dat[31:0]
u2_sim_top.u2_basic.iram_wr_adr[15:0]
@28
u2_sim_top.u2_basic.ram_loader.ram_loader_done_o
u2_sim_top.u2_basic.ID_ram.dwb_we_i
u2_sim_top.u2_basic.ID_ram.iwb_we_i
u2_sim_top.u2_basic.ram_loader.ram_we
u2_sim_top.u2_basic.ram_loader.ram_we_q
u2_sim_top.u2_basic.ram_loader.ram_we_s
u2_sim_top.u2_basic.ram_loader.wb_ack_i
u2_sim_top.u2_basic.ID_ram.iwb_ack_o
u2_sim_top.u2_basic.ID_ram.iwb_stb_i
u2_sim_top.u2_basic.ID_ram.wb_rst_i