summaryrefslogtreecommitdiffstats
path: root/firmware/zpu/lib/clocks.h
blob: 28d1d542fc569d45a520209aae0d468b40fbc5db (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
//
// Copyright 2010 Ettus Research LLC
//
/*
 * Copyright 2008 Free Software Foundation, Inc.
 *
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation, either version 3 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef INCLUDED_CLOCKS_H
#define INCLUDED_CLOCKS_H

/*
 * Routines to configure our multitude of clocks
 */

#include <stdbool.h>
#include "clock_bits.h"


/*!
 * One time call to initialize all clocks to a reasonable state.  We
 * come out of here using our free running 100MHz oscilator and not
 * providing a clock to the MIMO connector (CMC_WE_DONT_LOCK)
 */
void clocks_init(void);


/*!
 * \brief MIMO clock configuration.
 *
 * Configure our master clock source, and whether or not we drive a
 * clock onto the mimo connector.  See MC_flags in usrp2_mimo_config.h.
 */
//void clocks_mimo_config(int flags);

/*!
 * \brief Lock Detect -- Return True if our PLL is locked
 */
bool clocks_lock_detect();

/*!
 * \brief Enable or disable test clock (extra clock signal)
 */
//void clocks_enable_test_clk(bool enable, int divisor);

/*!
 * \brief Enable or disable fpga clock.  Disabling would wedge and require a power cycle.
 */
void clocks_enable_fpga_clk(bool enable, int divisor);

/*!
 * \brief Enable or disable clock output sent to MIMO connector
 */
//void clocks_enable_clkexp_out(bool enable, int divisor);

/*!
 * \brief Enable or disable ethernet phyclk, should always be disabled
 */
//void clocks_enable_eth_phyclk(bool enable, int divisor);

/*!
 * \brief Enable or disable clock to DAC
 */
//void clocks_enable_dac_clk(bool enable, int divisor);

/*!
 * \brief Enable or disable clock to ADC
 */
//void clocks_enable_adc_clk(bool enable, int divisor);

/*!
 * \brief Enable or disable clock to Rx daughterboard
 */
//void clocks_enable_rx_dboard(bool enable, int divisor);


/*!
 * \brief Enable or disable clock to Tx daughterboard
 */
//void clocks_enable_tx_dboard(bool enable, int divisor);


#endif /* INCLUDED_CLOCKS_H */