# # Copyright 2014-2015 Ettus Research # include $(BASE_DIR)/../tools/make/viv_preamble.mak SIMULATION = 0 # ------------------------------------------------------------------- # Usage: BUILD_VIVADO_DESIGN # Args: $1 = TCL_SCRIPT_NAME # $2 = TOP_MODULE # $3 = ARCH (zynq, kintex7, etc) # $4 = PART_ID (//[/[/]]) # Prereqs: # - TOOLS_DIR must be defined globally # - BUILD_DIR must be defined globally # - DESIGN_SRCS must be defined and should contain all source files # - VERILOG_DEFS must be defined and should contain all PP defines # ------------------------------------------------------------------- BUILD_VIVADO_DESIGN = \ @ \ export VIV_TOOLS_DIR=$(call RESOLVE_PATH,$(TOOLS_DIR)); \ export VIV_OUTPUT_DIR=$(call RESOLVE_PATH,$(BUILD_DIR)); \ export VIV_TOP_MODULE=$(2); \ export VIV_PART_NAME=`python3 $(TOOLS_DIR)/scripts/viv_gen_part_id.py $(3)/$(4)`; \ export VIV_MODE=$(VIVADO_MODE); \ export VIV_DESIGN_SRCS=$(call RESOLVE_PATHS,$(DESIGN_SRCS)); \ export VIV_VERILOG_DEFS="$(VERILOG_DEFS)"; \ cd $(BUILD_DIR); \ $(TOOLS_DIR)/scripts/launch_vivado.py --parse-config $(BUILD_DIR)/../dev_config.json -mode $(VIVADO_MODE) -source $(call RESOLVE_PATH,$(1)) -log build.log -journal $(2).jou # ------------------------------------------------------------------- # Usage: CHECK_VIVADO_DESIGN # Args: $1 = TCL_SCRIPT_NAME # $2 = TOP_MODULE # $3 = ARCH (zynq, kintex7, etc) # $4 = PART_ID (//[/[/]]) # Prereqs: # - TOOLS_DIR must be defined globally # - BUILD_DIR must be defined globally # - DESIGN_SRCS must be defined and should contain all source files # - VERILOG_DEFS must be defined and should contain all PP defines # ------------------------------------------------------------------- CHECK_VIVADO_DESIGN = \ @ \ export VIV_TOOLS_DIR=$(call RESOLVE_PATH,$(TOOLS_DIR)); \ export VIV_OUTPUT_DIR=$(call RESOLVE_PATH,$(BUILD_DIR)); \ export VIV_TOP_MODULE=$(2); \ export VIV_PART_NAME=`python3 $(TOOLS_DIR)/scripts/viv_gen_part_id.py $(3)/$(4)`; \ export VIV_MODE=$(VIVADO_MODE); \ export VIV_DESIGN_SRCS=$(call RESOLVE_PATHS,$(DESIGN_SRCS)); \ export VIV_VERILOG_DEFS="$(VERILOG_DEFS)"; \ cd $(BUILD_DIR); \ $(TOOLS_DIR)/scripts/launch_vivado.py --parse-config $(TOOLS_DIR)/scripts/check_config.json -mode $(VIVADO_MODE) -source $(call RESOLVE_PATH,$(1)) -log build.log -journal $(2).jou # Predeclare RFNOC_OOT_SRCS to make sure it's not recursively expanded RFNOC_OOT_SRCS :=