// -*- verilog -*- // // USRP - Universal Software Radio Peripheral // // Copyright (C) 2003 Matt Ettus // // SPDX-License-Identifier: LGPL-3.0-or-later // // module cic_interp #(parameter bw = 16, parameter N = 4, parameter log2_of_max_rate = 7) (input clock, input reset, input enable, input [7:0] rate, input strobe_in, input strobe_out, input [bw-1:0] signal_in, output reg [bw-1:0] signal_out); integer i; localparam maxbitgain = (N-1)*log2_of_max_rate; wire [bw+maxbitgain-1:0] signal_in_ext; reg [bw+maxbitgain-1:0] integrator [0:N-1]; reg [bw+maxbitgain-1:0] differentiator [0:N-1]; reg [bw+maxbitgain-1:0] pipeline [0:N-1]; sign_extend #(bw,bw+maxbitgain) ext_input (.in(signal_in),.out(signal_in_ext)); //FIXME Note that this section has pipe and diff reversed // It still works, but is confusing always @(posedge clock) if(reset | ~enable) for(i=0;i