From 702c87c3bae259f038d2c10fe32903f391e95de1 Mon Sep 17 00:00:00 2001 From: Matt Ettus Date: Tue, 23 Feb 2010 19:54:54 -0800 Subject: first cut at making a bidirectional 2 port ram for the gpmc data interface ISE chokes on the unequal size ram --- usrp2/gpmc/gpmc.v | 24 ++++++++++++++++++------ 1 file changed, 18 insertions(+), 6 deletions(-) (limited to 'usrp2/gpmc') diff --git a/usrp2/gpmc/gpmc.v b/usrp2/gpmc/gpmc.v index 56f879abc..88f6809f8 100644 --- a/usrp2/gpmc/gpmc.v +++ b/usrp2/gpmc/gpmc.v @@ -2,12 +2,19 @@ ////////////////////////////////////////////////////////////////////////////////// module gpmc - (input EM_CLK, inout [15:0] EM_D, input [10:1] EM_A, input [1:0] EM_NBE, + (// GPMC signals + input EM_CLK, inout [15:0] EM_D, input [10:1] EM_A, input [1:0] EM_NBE, input EM_WAIT0, input EM_NCS4, input EM_NCS6, input EM_NWE, input EM_NOE, + // Wishbone signals input wb_clk, input wb_rst, output reg [10:0] wb_adr_o, output reg [15:0] wb_dat_mosi, input [15:0] wb_dat_miso, - output reg [1:0] wb_sel_o, output wb_cyc_o, output reg wb_stb_o, output reg wb_we_o, input wb_ack_i + output reg [1:0] wb_sel_o, output wb_cyc_o, output reg wb_stb_o, output reg wb_we_o, input wb_ack_i, + + // RAM Interface signals + input ram_clk, + input read_en, input read_sel, input [8:0] read_addr, output [31:0] read_data, output read_rdy, + input write_en, input write_sel, input [8:0] write_addr, input [31:0] write_data, output write_rdy ); wire EM_output_enable = (~EM_NOE & (~EM_NCS4 | ~EM_NCS6)); @@ -17,9 +24,15 @@ module gpmc assign EM_D = ~EM_output_enable ? 16'bz : ~EM_NCS4 ? EM_D_ram : EM_D_wb; // CS4 is RAM_2PORT for high-speed data - ram_2port #(.DWIDTH(16), .AWIDTH(10)) ram_2port - (.clka(wb_clk), .ena(~EM_NCS4), .wea(~EM_NWE), .addra(EM_A), .dia(EM_D), .doa(EM_D_ram), - .clkb(wb_clk), .enb(0), .web(0), .addrb(0), .dib(0), .dob()); + // Writes go into one RAM, reads come from the other + + ram_2port_mixed_width buffer_from_host + (.clk16(wb_clk), .en16(~EM_NCS4), .we16(~EM_NWE), .addr16({store_pg,EM_A}), .di16(EM_D), .do16(), + .clk32(ram_clk), .en32(read_en), .we32(0), .addr32({read_sel,read_addr}), .di32(0), .do32(read_data)); + + ram_2port_mixed_width buffer_to_host + (.clk16(wb_clk), .en16(~EM_NCS4), .we16(0), .addr16({retr_page,EM_A}), .di16(0), .do16(EM_D_ram), + .clk32(ram_clk), .en32(write_en), .we32(write_en), .addr32({write_sel,write_addr}), .di32(write_data), .do32()); // CS6 is Control, Wishbone bus bridge (wb master) // Sync version @@ -51,7 +64,6 @@ module gpmc assign EM_D_wb = wb_ack_i ? wb_dat_miso : EM_D_wb_reg; - // stb, oe_del, we_del assign wb_cyc_o = wb_stb_o; always @(posedge wb_clk) -- cgit v1.2.3