From 64d71dcbc5fa6790385b288de25224d386b047b0 Mon Sep 17 00:00:00 2001 From: Ashish Chaudhari Date: Wed, 24 Sep 2014 18:45:31 -0700 Subject: fpga: Multiple X300 FPGA bugfixes and enhancements - Fixed 10GigE firmware communication issues and sequence errors for TX - Multiple changes to help ease timing closure - Cleaned up build scripts - Switched to Xilinx ISE 14.7 as the default build tool for X300 --- fpga/usrp3/lib/xge_interface/xge_mac_wrapper.v | 6 +++--- 1 file changed, 3 insertions(+), 3 deletions(-) (limited to 'fpga/usrp3/lib/xge_interface') diff --git a/fpga/usrp3/lib/xge_interface/xge_mac_wrapper.v b/fpga/usrp3/lib/xge_interface/xge_mac_wrapper.v index 21c71ba37..c05682111 100644 --- a/fpga/usrp3/lib/xge_interface/xge_mac_wrapper.v +++ b/fpga/usrp3/lib/xge_interface/xge_mac_wrapper.v @@ -151,7 +151,7 @@ module xge_mac_wrapper /////////////////////////////////////////////////////////////////////////////////////// wire [63:0] rx_tdata_int; wire [3:0] rx_tuser_int; - wire rx_talst_int; + wire rx_tlast_int; wire rx_tvalid_int; wire rx_tready_int; @@ -194,7 +194,7 @@ module xge_mac_wrapper // Large FIFO must be able to run input side at 64b@156MHz to sustain 10Gb Rx. // - axi64_8k_2clk_fifo rxfifo_2clk + axi64_4k_2clk_fifo rxfifo_2clk ( .s_aresetn(~xgmii_reset), .s_aclk(xgmii_clk), @@ -235,7 +235,7 @@ module xge_mac_wrapper wire tx_sof_int3; - axi64_8k_2clk_fifo txfifo_2clk_1x + axi64_4k_2clk_fifo txfifo_2clk_1x ( .s_aresetn(~xgmii_reset), .s_aclk(sys_clk), -- cgit v1.2.3