Commit message (Expand) | Author | Age | Files | Lines | ||
---|---|---|---|---|---|---|
... | ||||||
| * | | attach run_tx and run_rx to leds | Matt Ettus | 2010-08-17 | 1 | -1/+1 | |
| * | | connect atr | Matt Ettus | 2010-08-17 | 1 | -1/+1 | |
| * | | delay the q channel to make the channels line up on the AD9862 | Matt Ettus | 2010-08-17 | 1 | -1/+6 | |
| * | | this is necessary for some reason | Matt Ettus | 2010-08-13 | 1 | -1/+2 | |
| * | | connect the setting reg to the real clock and reset | Matt Ettus | 2010-08-11 | 1 | -1/+1 | |
| * | | enlarge loopback fifo | Matt Ettus | 2010-08-10 | 1 | -4/+1 | |
| * | | Merge branch 'ise12' into u1e | Matt Ettus | 2010-07-19 | 9 | -45/+163 | |
| |\ \ | ||||||
| * | | | make loopback compile | Matt Ettus | 2010-07-14 | 1 | -0/+3 | |
| * | | | Merge branch 'reload' into u1e | Matt Ettus | 2010-07-09 | 2 | -5/+10 | |
| |\ \ \ | ||||||
| * | | | | point to new location for fifos | Matt Ettus | 2010-07-09 | 1 | -1/+1 | |
| * | | | | Merge branch 'reload' into u1e | Matt Ettus | 2010-07-08 | 1 | -11/+32 | |
| |\ \ \ \ | ||||||
| * \ \ \ \ | Merge branch 'reload' into u1e | Matt Ettus | 2010-07-07 | 1 | -5/+16 | |
| |\ \ \ \ \ | ||||||
| * \ \ \ \ \ | Merge branch 'master' into u1e | Matt Ettus | 2010-07-06 | 1 | -4/+5 | |
| |\ \ \ \ \ \ | ||||||
| * \ \ \ \ \ \ | Merge branch 'master' into u1e | Matt Ettus | 2010-06-18 | 1 | -1/+2 | |
| |\ \ \ \ \ \ \ | ||||||
| * | | | | | | | | added ability to clear out fifos of tx and rx. | Matt Ettus | 2010-06-17 | 3 | -28/+37 | |
| * | | | | | | | | Merge branch 'master' into u1e_newbuild | Matt Ettus | 2010-06-14 | 42 | -715/+672 | |
| |\ \ \ \ \ \ \ \ | ||||||
| * | | | | | | | | | debug pins | Matt Ettus | 2010-06-10 | 1 | -3/+6 | |
| * | | | | | | | | | much bigger fifos | Matt Ettus | 2010-06-10 | 1 | -2/+2 | |
| * | | | | | | | | | left something out of the sensitivity list. | Matt Ettus | 2010-06-10 | 1 | -1/+1 | |
| * | | | | | | | | | proper overrun, underrun connections, debug pins. | Matt Ettus | 2010-06-10 | 1 | -4/+8 | |
| * | | | | | | | | | ignores | Matt Ettus | 2010-06-08 | 1 | -0/+1 | |
| * | | | | | | | | | debug pins | Matt Ettus | 2010-06-08 | 3 | -4/+10 | |
| * | | | | | | | | | Merge branch 'master' into u1e | Matt Ettus | 2010-06-08 | 3 | -15/+17 | |
| |\ \ \ \ \ \ \ \ \ | ||||||
| * | | | | | | | | | | remove double declaration | Matt Ettus | 2010-06-06 | 1 | -1/+1 | |
| * | | | | | | | | | | use fifo19 not fifo18 in makefile | Matt Ettus | 2010-06-06 | 1 | -1/+1 | |
| * | | | | | | | | | | added little endian capability for gpmc to fifo and fifo to gpmc, since ARM i... | Matt Ettus | 2010-06-06 | 4 | -41/+51 | |
| * | | | | | | | | | | get rid of redundant fifo18, since we can just use fifo19 and ignore the occ bit | Matt Ettus | 2010-06-06 | 3 | -44/+6 | |
| * | | | | | | | | | | Phil wants gpio #145 | Matt Ettus | 2010-06-03 | 2 | -4/+4 | |
| * | | | | | | | | | | use same version as usrp2-udp, so regs are same place in memory map | Matt Ettus | 2010-06-01 | 2 | -2/+2 | |
| * | | | | | | | | | | Merge branch 'ise12_exp' into u1e | Matt Ettus | 2010-06-01 | 10 | -391/+1747 | |
| |\ \ \ \ \ \ \ \ \ \ | ||||||
| | * | | | | | | | | | | zero out debug pins. helps timing a little bit. | Matt Ettus | 2010-06-01 | 1 | -9/+11 | |
| | * | | | | | | | | | | Merge branch 'new_ramloader' into nocache_plus_newramloader, plus manual merg... | Matt Ettus | 2010-05-28 | 4 | -250/+280 | |
| | |\ \ \ \ \ \ \ \ \ \ | ||||||
| | | * | | | | | | | | | | experimental mods to make ram loader fully synchronous. Based on IJB's work | Matt Ettus | 2010-05-26 | 3 | -235/+266 | |
| | * | | | | | | | | | | | Merge branch 'master_nocache' into master_nocache_post_merge | Matt Ettus | 2010-05-28 | 7 | -26/+114 | |
| | |\ \ \ \ \ \ \ \ \ \ \ | ||||||
| | | * | | | | | | | | | | | change the debug pins, which makes it more reliable. This is unnerving. | Matt Ettus | 2010-05-26 | 1 | -1/+2 | |
| | | |/ / / / / / / / / / | ||||||
| | | * | | | | | | | | | | fixes from IJB from 5/24. Basically connect unconnected wires. | Matt Ettus | 2010-05-24 | 2 | -2/+5 | |
| | | * | | | | | | | | | | removes the icache and pipelines the reads | Matt Ettus | 2010-05-20 | 5 | -16/+98 | |
| * | | | | | | | | | | | | connect the rx run lines so it doesn't get optimized out | Matt Ettus | 2010-06-01 | 1 | -1/+4 | |
| * | | | | | | | | | | | | use DDR regs instead of a 2nd clock | Matt Ettus | 2010-06-01 | 1 | -8/+46 | |
| * | | | | | | | | | | | | assign addresses for the settings regs | Matt Ettus | 2010-06-01 | 1 | -5/+6 | |
| * | | | | | | | | | | | | vita49 tx and rx added in, all sample rates now at main system clock rate. | Matt Ettus | 2010-06-01 | 4 | -107/+220 | |
| * | | | | | | | | | | | | Merge branch 'udp' into u1e_merge_with_udp | Matt Ettus | 2010-05-27 | 4 | -172/+72 | |
| |\ \ \ \ \ \ \ \ \ \ \ \ | ||||||
| * \ \ \ \ \ \ \ \ \ \ \ \ | Merge branch 'master' into u1e_merge_with_master | Matt Ettus | 2010-05-27 | 235 | -2409/+30 | |
| |\ \ \ \ \ \ \ \ \ \ \ \ \ | | | |_|/ / / / / / / / / / | | |/| | | | | | | | | | | | ||||||
| * | | | | | | | | | | | | | test full width packets | Matt Ettus | 2010-05-24 | 1 | -0/+27 | |
| * | | | | | | | | | | | | | fifo36_to_ll8 and fifo pacer need a real fifo between them or they deadlock (... | Matt Ettus | 2010-05-21 | 1 | -1/+8 | |
| * | | | | | | | | | | | | | fix double declaration | Matt Ettus | 2010-05-21 | 1 | -1/+0 | |
| * | | | | | | | | | | | | | send bigger packets to reduce cpu load | Matt Ettus | 2010-05-20 | 2 | -3/+3 | |
| * | | | | | | | | | | | | | put over/underrun on debug bus, remove high order address bits | Matt Ettus | 2010-05-20 | 1 | -1/+2 | |
| * | | | | | | | | | | | | | Merge branch 'u1e' of ettus.sourcerepo.com:ettus/fpgapriv into u1e | Matt Ettus | 2010-05-20 | 1 | -4/+2 | |
| |\ \ \ \ \ \ \ \ \ \ \ \ \ | ||||||
| | * | | | | | | | | | | | | | better debug pins | Matt Ettus | 2010-05-17 | 1 | -6/+4 |