| Commit message (Expand) | Author | Age | Files | Lines |
* | Phil wants gpio #145 | Matt Ettus | 2010-06-03 | 2 | -4/+4 |
* | use same version as usrp2-udp, so regs are same place in memory map | Matt Ettus | 2010-06-01 | 2 | -2/+2 |
* | Merge branch 'ise12_exp' into u1e | Matt Ettus | 2010-06-01 | 4 | -160/+1218 |
|\ |
|
| * | zero out debug pins. helps timing a little bit. | Matt Ettus | 2010-06-01 | 1 | -9/+11 |
| * | Merge branch 'new_ramloader' into nocache_plus_newramloader, plus manual merg... | Matt Ettus | 2010-05-28 | 2 | -30/+28 |
| |\ |
|
| | * | experimental mods to make ram loader fully synchronous. Based on IJB's work | Matt Ettus | 2010-05-26 | 1 | -15/+14 |
| * | | Merge branch 'master_nocache' into master_nocache_post_merge | Matt Ettus | 2010-05-28 | 4 | -15/+20 |
| |\ \ |
|
| | * | | change the debug pins, which makes it more reliable. This is unnerving. | Matt Ettus | 2010-05-26 | 1 | -1/+2 |
| | |/ |
|
| | * | fixes from IJB from 5/24. Basically connect unconnected wires. | Matt Ettus | 2010-05-24 | 1 | -2/+3 |
| | * | removes the icache and pipelines the reads | Matt Ettus | 2010-05-20 | 2 | -5/+6 |
| * | | non-udp uses a different address for the tx dsp core | Matt Ettus | 2010-05-27 | 1 | -1/+1 |
| * | | manual merge to use localparams from udp version | Matt Ettus | 2010-05-27 | 1 | -4/+23 |
| * | | from UDP branch, changed names because I want these separate from the non-udp... | Matt Ettus | 2010-05-27 | 2 | -0/+1138 |
| * | | new files from udp branch added to main Makefile | Matt Ettus | 2010-05-27 | 1 | -1/+19 |
| * | | Merge branch 'udp' into master_merge_take2 | Matt Ettus | 2010-05-27 | 1 | -1/+1 |
| |\ \
| | |/
| |/| |
|
* | | | connect the rx run lines so it doesn't get optimized out | Matt Ettus | 2010-06-01 | 1 | -1/+4 |
* | | | use DDR regs instead of a 2nd clock | Matt Ettus | 2010-06-01 | 1 | -8/+46 |
* | | | assign addresses for the settings regs | Matt Ettus | 2010-06-01 | 1 | -5/+6 |
* | | | vita49 tx and rx added in, all sample rates now at main system clock rate. | Matt Ettus | 2010-06-01 | 4 | -107/+220 |
* | | | Merge branch 'udp' into u1e_merge_with_udp | Matt Ettus | 2010-05-27 | 2 | -8/+8 |
|\ \ \
| | |/
| |/| |
|
| * | | Merge branch 'master' into udp | Matt Ettus | 2010-05-18 | 1 | -9/+9 |
| |\| |
|
| * | | ignores | Matt Ettus | 2010-05-18 | 1 | -1/+1 |
| * | | Merge branch 'master' into udp, removes u2_rev1, rev2 | Matt Ettus | 2010-05-13 | 10 | -2076/+0 |
| |\ \ |
|
| * | | | move dsp settings regs to reclocked setting bus. Works, gets us to within 18... | Matt Ettus | 2010-05-12 | 2 | -12/+19 |
| * | | | Merge branch 'master' into udp | Matt Ettus | 2010-05-11 | 1 | -1/+1 |
| |\ \ \ |
|
| * \ \ \ | Merge branch 'corgan_fixes' into udp_corgan | Matt Ettus | 2010-04-26 | 3 | -4/+15 |
| |\ \ \ \ |
|
* | \ \ \ \ | Merge branch 'master' into u1e_merge_with_master | Matt Ettus | 2010-05-27 | 12 | -2089/+20 |
|\ \ \ \ \ \
| | |_|_|_|/
| |/| | | | |
|
| * | | | | | get rid of some warnings by declaring setting reg width | Matt Ettus | 2010-05-18 | 1 | -8/+8 |
| * | | | | | settings bus to dsp_clk now uses clock crossing fifo | Matt Ettus | 2010-05-16 | 2 | -8/+15 |
| | |_|_|/
| |/| | | |
|
| * | | | | remove files for old prototypes, they were confusing people | Matt Ettus | 2010-05-13 | 10 | -2076/+0 |
| | |_|/
| |/| | |
|
* | | | | send bigger packets to reduce cpu load | Matt Ettus | 2010-05-20 | 1 | -2/+2 |
* | | | | put over/underrun on debug bus, remove high order address bits | Matt Ettus | 2010-05-20 | 1 | -1/+2 |
* | | | | Merge branch 'u1e' of ettus.sourcerepo.com:ettus/fpgapriv into u1e | Matt Ettus | 2010-05-20 | 1 | -4/+2 |
|\ \ \ \ |
|
| * | | | | better debug pins | Matt Ettus | 2010-05-17 | 1 | -6/+4 |
* | | | | | combined timed and crc cases. fifo pacer produces/consumes at a fixed rate | Matt Ettus | 2010-05-20 | 2 | -34/+24 |
|/ / / / |
|
* | | | | moved fifos into gpmc_async, reorganized top level a bit, added in crc packet... | Matt Ettus | 2010-05-12 | 2 | -22/+43 |
* | | | | Merge branch 'master' into u1e | Matt Ettus | 2010-05-12 | 4 | -5/+16 |
|\| | | |
|
| * | | | remove port which is no longer there | Matt Ettus | 2010-05-11 | 1 | -1/+1 |
| | |/
| |/| |
|
| * | | Update config to all eight clock buffers to be used. | Johnathan Corgan | 2010-03-29 | 1 | -1/+1 |
| * | | Added timing constraint for Wishbone clock/dsp_clock skew | Johnathan Corgan | 2010-03-29 | 1 | -0/+2 |
| * | | Cut debug bus connection to etherenet MAC to make closing timing easier | Ian Buckley | 2010-02-24 | 1 | -2/+7 |
| * | | Manually assign clk_fpga to BUFG to improve timing | Johnathan Corgan | 2010-02-23 | 1 | -1/+5 |
* | | | switched passthru of cgen_sen_b to gpio127, made a note of it. No more safe_... | Matt Ettus | 2010-05-10 | 8 | -561/+9 |
* | | | proper signal level for 24 bit data | Matt Ettus | 2010-05-10 | 1 | -2/+7 |
* | | | SPI passthru for programming clock gen chip on brand new boards | Matt Ettus | 2010-05-07 | 3 | -0/+391 |
* | | | added DAC output pins, and a sine wave generator to test them | Matt Ettus | 2010-05-04 | 3 | -18/+63 |
* | | | Merge branch 'u1e' of ettus.sourcerepo.com:ettus/fpgapriv into u1e | Matt Ettus | 2010-05-04 | 2 | -0/+14 |
|\ \ \ |
|
| * | | | add timing constraints. Just have main clock signal at 64 MHz for now. | Matt Ettus | 2010-05-04 | 2 | -0/+14 |
* | | | | changed comment | Matt Ettus | 2010-05-04 | 1 | -1/+1 |
|/ / / |
|
* | | | separate timed tx and rx instead of loopback | Matt Ettus | 2010-04-28 | 1 | -3/+51 |