Commit message (Expand) | Author | Age | Files | Lines | ||
---|---|---|---|---|---|---|
... | ||||||
| * | | | | | ignores | Matt Ettus | 2010-06-08 | 1 | -0/+1 | |
| * | | | | | debug pins | Matt Ettus | 2010-06-08 | 1 | -1/+2 | |
| * | | | | | Merge branch 'master' into u1e | Matt Ettus | 2010-06-08 | 2 | -2/+2 | |
| |\ \ \ \ \ | ||||||
| * | | | | | | remove double declaration | Matt Ettus | 2010-06-06 | 1 | -1/+1 | |
| * | | | | | | use fifo19 not fifo18 in makefile | Matt Ettus | 2010-06-06 | 1 | -1/+1 | |
| * | | | | | | Phil wants gpio #145 | Matt Ettus | 2010-06-03 | 2 | -4/+4 | |
| * | | | | | | use same version as usrp2-udp, so regs are same place in memory map | Matt Ettus | 2010-06-01 | 2 | -2/+2 | |
| * | | | | | | Merge branch 'ise12_exp' into u1e | Matt Ettus | 2010-06-01 | 4 | -160/+1218 | |
| |\ \ \ \ \ \ | ||||||
| | * | | | | | | zero out debug pins. helps timing a little bit. | Matt Ettus | 2010-06-01 | 1 | -9/+11 | |
| | * | | | | | | Merge branch 'new_ramloader' into nocache_plus_newramloader, plus manual merg... | Matt Ettus | 2010-05-28 | 2 | -30/+28 | |
| | |\ \ \ \ \ \ | ||||||
| | | * | | | | | | experimental mods to make ram loader fully synchronous. Based on IJB's work | Matt Ettus | 2010-05-26 | 1 | -15/+14 | |
| | * | | | | | | | Merge branch 'master_nocache' into master_nocache_post_merge | Matt Ettus | 2010-05-28 | 4 | -15/+20 | |
| | |\ \ \ \ \ \ \ | ||||||
| | | * | | | | | | | change the debug pins, which makes it more reliable. This is unnerving. | Matt Ettus | 2010-05-26 | 1 | -1/+2 | |
| | | |/ / / / / / | ||||||
| | | * | | | | | | fixes from IJB from 5/24. Basically connect unconnected wires. | Matt Ettus | 2010-05-24 | 1 | -2/+3 | |
| | | * | | | | | | removes the icache and pipelines the reads | Matt Ettus | 2010-05-20 | 2 | -5/+6 | |
| * | | | | | | | | connect the rx run lines so it doesn't get optimized out | Matt Ettus | 2010-06-01 | 1 | -1/+4 | |
| * | | | | | | | | use DDR regs instead of a 2nd clock | Matt Ettus | 2010-06-01 | 1 | -8/+46 | |
| * | | | | | | | | assign addresses for the settings regs | Matt Ettus | 2010-06-01 | 1 | -5/+6 | |
| * | | | | | | | | vita49 tx and rx added in, all sample rates now at main system clock rate. | Matt Ettus | 2010-06-01 | 4 | -107/+220 | |
| * | | | | | | | | Merge branch 'udp' into u1e_merge_with_udp | Matt Ettus | 2010-05-27 | 2 | -8/+8 | |
| |\ \ \ \ \ \ \ \ | ||||||
| * \ \ \ \ \ \ \ \ | Merge branch 'master' into u1e_merge_with_master | Matt Ettus | 2010-05-27 | 12 | -2089/+20 | |
| |\ \ \ \ \ \ \ \ \ | | | |_|/ / / / / / | | |/| | | | | | | | ||||||
| * | | | | | | | | | send bigger packets to reduce cpu load | Matt Ettus | 2010-05-20 | 1 | -2/+2 | |
| * | | | | | | | | | put over/underrun on debug bus, remove high order address bits | Matt Ettus | 2010-05-20 | 1 | -1/+2 | |
| * | | | | | | | | | Merge branch 'u1e' of ettus.sourcerepo.com:ettus/fpgapriv into u1e | Matt Ettus | 2010-05-20 | 1 | -4/+2 | |
| |\ \ \ \ \ \ \ \ \ | ||||||
| | * | | | | | | | | | better debug pins | Matt Ettus | 2010-05-17 | 1 | -6/+4 | |
| * | | | | | | | | | | combined timed and crc cases. fifo pacer produces/consumes at a fixed rate | Matt Ettus | 2010-05-20 | 2 | -34/+24 | |
| |/ / / / / / / / / | ||||||
| * | | | | | | | | | moved fifos into gpmc_async, reorganized top level a bit, added in crc packet... | Matt Ettus | 2010-05-12 | 2 | -22/+43 | |
| * | | | | | | | | | Merge branch 'master' into u1e | Matt Ettus | 2010-05-12 | 4 | -5/+16 | |
| |\ \ \ \ \ \ \ \ \ | ||||||
| * | | | | | | | | | | switched passthru of cgen_sen_b to gpio127, made a note of it. No more safe_... | Matt Ettus | 2010-05-10 | 8 | -561/+9 | |
| * | | | | | | | | | | proper signal level for 24 bit data | Matt Ettus | 2010-05-10 | 1 | -2/+7 | |
| * | | | | | | | | | | SPI passthru for programming clock gen chip on brand new boards | Matt Ettus | 2010-05-07 | 3 | -0/+391 | |
| * | | | | | | | | | | added DAC output pins, and a sine wave generator to test them | Matt Ettus | 2010-05-04 | 3 | -18/+63 | |
| * | | | | | | | | | | Merge branch 'u1e' of ettus.sourcerepo.com:ettus/fpgapriv into u1e | Matt Ettus | 2010-05-04 | 2 | -0/+14 | |
| |\ \ \ \ \ \ \ \ \ \ | ||||||
| | * | | | | | | | | | | add timing constraints. Just have main clock signal at 64 MHz for now. | Matt Ettus | 2010-05-04 | 2 | -0/+14 | |
| * | | | | | | | | | | | changed comment | Matt Ettus | 2010-05-04 | 1 | -1/+1 | |
| |/ / / / / / / / / / | ||||||
| * | | | | | | | | | | separate timed tx and rx instead of loopback | Matt Ettus | 2010-04-28 | 1 | -3/+51 | |
| * | | | | | | | | | | send bus error to debug pins | Matt Ettus | 2010-04-26 | 1 | -2/+4 | |
| * | | | | | | | | | | Pass previously unused GPIOs to debug pins to help debug interrupts | Matt Ettus | 2010-04-24 | 3 | -16/+21 | |
| * | | | | | | | | | | find time_64bit | Matt Ettus | 2010-04-20 | 1 | -0/+1 | |
| * | | | | | | | | | | added pps and time capability | Matt Ettus | 2010-04-15 | 3 | -5/+21 | |
| * | | | | | | | | | | access frame length regs from wishbone | Matt Ettus | 2010-04-15 | 1 | -6/+14 | |
| * | | | | | | | | | | async seems to work with packet lengths now. Still need to do wishbone regs ... | Matt Ettus | 2010-04-15 | 1 | -3/+3 | |
| * | | | | | | | | | | async gpmc progress | Matt Ettus | 2010-04-15 | 2 | -18/+20 | |
| * | | | | | | | | | | synchronous and asynchronous gpmc models | Matt Ettus | 2010-04-15 | 1 | -1/+1 | |
| * | | | | | | | | | | handle all tri-state in the top level of gpmc | Matt Ettus | 2010-04-15 | 1 | -0/+2 | |
| * | | | | | | | | | | more progress on synchronous interface | Matt Ettus | 2010-04-14 | 1 | -0/+1 | |
| * | | | | | | | | | | renamed to async. Will be building a sync version for GPMC_CLK | Matt Ettus | 2010-04-14 | 1 | -1/+1 | |
| * | | | | | | | | | | added in a loopback fifo | Matt Ettus | 2010-04-14 | 1 | -4/+11 | |
| * | | | | | | | | | | minor changes to get it to synthesize | Matt Ettus | 2010-04-13 | 1 | -0/+3 | |
| * | | | | | | | | | | replaced ram interface with a fifo interface. still need to do rx side | Matt Ettus | 2010-04-12 | 1 | -39/+7 |