| Commit message (Collapse) | Author | Age | Files | Lines |
| |
|
|
|
|
|
| |
created new component wb_readback_mux_16LE.v for 16 wide bus
connected vita time pps to vita time controller and readbacks
|
| |
|
| |
|
| |
|
|\
| |
| |
| |
| |
| | |
Conflicts:
usrp2/top/u2_rev3/u2_core.v
usrp2/top/u2plus/u2plus_core.v
|
| | |
|
| | |
|
| | |
|
|\ \ |
|
| |/ |
|
| | |
|
| |
| |
| |
| | |
without debug
|
| |
| |
| |
| |
| |
| |
| | |
added stack start signal to zpu
removed wb perifs in n210 out of 0-16k
added reset controller for main app
rewire cpu addr line after booted use 0-16k
|
| | |
|
| | |
|
|\ \
| | |
| | |
| | |
| | | |
Conflicts:
usrp2/top/u2_rev3/u2_core.v
|
| |\|
| | |
| | |
| | |
| | |
| | | |
Conflicts:
usrp2/top/u2_rev3/Makefile
usrp2/top/u2_rev3/u2_core.v
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | |
| | |
| | |
| | | |
to sync on the received side.
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
|/ / |
|
| | |
|
| | |
|
| |
| |
| |
| | |
udp_wrapper in top level with some fifo conversion stuff
|
| |
| |
| |
| | |
module
|
| |
| |
| |
| | |
packet router to be muxed to com out
|
| | |
|
| | |
|
| | |
|
| | |
|
| |
| |
| |
| | |
muxes (in and out)
|
| |
| |
| |
| | |
logic does not enable it yet)
|
|/ |
|
| |
|
| |
|
|
|
|
| |
reset to make sure it is in the correct clock domain.
|
|
|
|
| |
style fifo in rx.
|
| |
|
| |
|
|
|
|
| |
without flow control
|
|
|
|
|
|
| |
u2plus. Hardcoded
-90 degree clcok from first DCM as final solution
|