| Commit message (Collapse) | Author | Age | Files | Lines |
| |
|
| |
|
| |
|
| |
|
| |
|
| |
|
| |
|
| |
|
| |
|
|\
| |
| |
| |
| |
| | |
Conflicts:
usrp2/top/u2_rev3/u2_core.v
usrp2/top/u2plus/u2plus_core.v
|
| | |
|
| | |
|
|\ \ |
|
| |/ |
|
| |
| |
| |
| |
| |
| |
| | |
added stack start signal to zpu
removed wb perifs in n210 out of 0-16k
added reset controller for main app
rewire cpu addr line after booted use 0-16k
|
| | |
|
|\ \
| | |
| | |
| | |
| | | |
Conflicts:
usrp2/top/u2_rev3/u2_core.v
|
| |\|
| | |
| | |
| | |
| | |
| | | |
Conflicts:
usrp2/top/u2_rev3/Makefile
usrp2/top/u2_rev3/u2_core.v
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
|/ / |
|
| | |
|
| | |
|
| |
| |
| |
| | |
udp_wrapper in top level with some fifo conversion stuff
|
| |
| |
| |
| | |
module
|
| |
| |
| |
| | |
packet router to be muxed to com out
|
| | |
|
| | |
|
| | |
|
| | |
|
| |
| |
| |
| | |
muxes (in and out)
|
| |
| |
| |
| | |
logic does not enable it yet)
|
|/ |
|
| |
|
| |
|
|
|
|
| |
reset to make sure it is in the correct clock domain.
|
|
|
|
| |
style fifo in rx.
|
| |
|
| |
|
|
|
|
| |
without flow control
|
| |
|
| |
|
|
|
|
|
|
|
| |
margin on reads from the SRAM at the expense of Writes to the SRAM.
Tested to be at least as stable as a phase shift of 12 and beter looking timing on the logic analyzer.
Signals driven by the FPGA are observed changing on the SRAM pins about 4 nS after the rising edge of the RAM clock.
|