Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | dbsrx: limit the USRP1 + DBSRX GPIO clock rate to 4MHz | Josh Blum | 2012-03-26 | 1 | -1/+8 |
| | | | | | This fixes the lockup/clocking condition when the following hw combo is used: USRP1 r4.5 + DBSRX + another i2c board | ||||
* | usrp2: possible fix for invalid broadcast replies | Josh Blum | 2012-03-26 | 1 | -3/+17 |
| | |||||
* | usrp: fix for rx_frontend_core_200 dc offset | Josh Blum | 2012-03-23 | 1 | -3/+4 |
| | | | | | Mask off upper bits when setting a constant offset (I and Q regs). The sign bits (if negative) can flow off into the flags field. | ||||
* | usrp: fix typo for user setting reg | Josh Blum | 2012-03-21 | 1 | -1/+1 |
| | |||||
* | uhd: add calls to query an ABI compat string | Josh Blum | 2012-03-21 | 1 | -1/+5 |
| | |||||
* | Disabling the SBX mixer and baseband amp causes grief | Jason Abele | 2012-03-16 | 1 | -1/+1 |
| | | | | | Some ADA4927 / AD5380 combinations do not appreciate being disabled, so lets not disable them | ||||
* | B100: enable_gpif(0) disables FIFO output clock on FX2. this prevents the ↵ | Nick Foster | 2012-03-16 | 1 | -2/+2 |
| | | | | "stuffing zeroes" problem and improves transport reliability. | ||||
* | usrp: fix from "rev iq correction" | Josh Blum | 2012-03-16 | 3 | -6/+6 |
| | | | | Must zero out the default IQ correction to have zero effect by default. | ||||
* | n2x0: adjustment for phase delay over mimo cable | Josh Blum | 2012-03-14 | 1 | -1/+1 |
| | |||||
* | uhd: make atlbase options for msvc build | Josh Blum | 2012-03-14 | 2 | -4/+16 |
| | |||||
* | uhd: rev iq correction numbers format | Josh Blum | 2012-03-14 | 3 | -47/+10 |
| | |||||
* | usrp: fix wildcard set for time/clock source | Josh Blum | 2012-03-12 | 1 | -2/+2 |
| | |||||
* | uhd: added fullscale option stream arg | Josh Blum | 2012-03-11 | 2 | -0/+4 |
| | |||||
* | Make DBSRX* set default bandwidth based on codec rate | Jason Abele | 2012-03-11 | 2 | -2/+7 |
| | |||||
* | Fix RSSI measurement | Jason Abele | 2012-03-11 | 2 | -18/+4 |
| | | | | | | Improve incorrect calculation in XCVR Remove RFX rssi sensor due to limited dynamic range giving strange results | ||||
* | usrp1: fix for cordic init, cant do it that way on tx | Josh Blum | 2012-02-29 | 1 | -3/+0 |
| | |||||
* | uhd: fix sc16 to sc8 conversion table | Josh Blum | 2012-02-29 | 1 | -12/+12 |
| | | | | | | | 1) this was registered as the sc8 to sc16 converter, probably messed that up as well 2) the cast to index was wrong, now unit test passes | ||||
* | usrp2: device locking tweaks | Josh Blum | 2012-02-29 | 1 | -9/+6 |
| | | | | | | | 1) use bottom bit for force lock condition, that way we never check the time after proper shutdown 2) dont allow lock condition under fpga compat mismatch | ||||
* | usrp: reset cordics on init after tick rate update | Josh Blum | 2012-02-28 | 4 | -0/+33 |
| | |||||
* | uhd: fixed some compile warnings for msvc | Josh Blum | 2012-02-28 | 3 | -3/+3 |
| | |||||
* | cmake: | Nicholas Corgan | 2012-02-28 | 1 | -1/+1 |
| | | | | | | | More git info used for build info UHD version incorporates build info apt/yum repos use new version number New installer filename syntax | ||||
* | uhd: fixed send pkt handler, vrt packet type was uninitialized | Josh Blum | 2012-02-27 | 1 | -0/+1 |
| | | | | | | | This fixes a bug where the sc8 engine will not interpret the packet as an IF data packet due to uninitialized bits. In that case the sc8 packet would pass through and be interpreted by the downstream as an sc16 packet. | ||||
* | usrp1: fix to use the db connection type to determine DAC sign | Josh Blum | 2012-02-24 | 1 | -2/+10 |
| | | | | | | | | Unlike the other products, usrp1 uses the DAC and not DSP to perform baseband frequency shifting in the hardware. Therefore this shifting occurs before I and Q swapping, and so, the sign of the frequency needs to be inverted on daughterboards which have inverted I and Q TX inputs. | ||||
* | usrp1: fix advertised samples per packet in send streamer | Josh Blum | 2012-02-21 | 1 | -1/+2 |
| | | | | | Must subtract off the 511 for 512 modulus remainder commit. This bug was introduced by the conversion to streamer API. | ||||
* | usrp2: some tweaks to the device locking logic | Josh Blum | 2012-02-20 | 1 | -6/+9 |
| | |||||
* | usrp2: added retry logic to control packets | Josh Blum | 2012-02-20 | 1 | -2/+32 |
| | |||||
* | Merge branch 'next' | Josh Blum | 2012-02-17 | 47 | -344/+1112 |
|\ | |||||
| * | dsp rework: fix for vita occ trailer packing | Josh Blum | 2012-02-17 | 1 | -1/+1 |
| | | |||||
| * | dsp rework: added flusher to vita tx chain on clear | Josh Blum | 2012-02-15 | 2 | -5/+8 |
| | | |||||
| * | uhd: added async md user payload and common utils | Josh Blum | 2012-02-14 | 4 | -45/+88 |
| | | |||||
| * | b100: use frame boundary to calculate frame size | Josh Blum | 2012-02-14 | 2 | -4/+6 |
| | | |||||
| * | b100: reset/reenumerate fx2 for bad endpoint state | Josh Blum | 2012-02-14 | 3 | -0/+31 |
| | | | | | | | | | | | | Determine state of control endpoint, re-enumerate to put in a known state, rerun some initialization code. | ||||
| * | b100: added transport flushes and moved around reset code | Josh Blum | 2012-02-14 | 3 | -13/+7 |
| | | |||||
| * | dsp rework: minor fix sph, set has time spec for tsf only | Josh Blum | 2012-02-14 | 1 | -2/+2 |
| | | |||||
| * | uhd: inline time spec accessors for minor improvement | Josh Blum | 2012-02-13 | 1 | -15/+10 |
| | | |||||
| * | b100/usrp1: various tweaks for compiler warns and valgrind | Josh Blum | 2012-02-09 | 4 | -9/+10 |
| | | |||||
| * | uhd: various tweaks for compiler warns and valgrind | Josh Blum | 2012-02-09 | 7 | -16/+24 |
| | | |||||
| * | uhd: fixed sse2 conversion fc32 to sc8_item32_be | Josh Blum | 2012-02-09 | 1 | -2/+2 |
| | | |||||
| * | uhd: fixed orc conversion fc32 to sc8_item32_be | Josh Blum | 2012-02-09 | 1 | -1/+1 |
| | | |||||
| * | B100: Firmware reset tweaks. | Nick Foster | 2012-02-09 | 1 | -1/+1 |
| | | |||||
| * | uhd: added sse2 conversions for fc32 to sc8 | Josh Blum | 2012-02-08 | 2 | -0/+151 |
| | | |||||
| * | uhd: added sse2 conversions for fc64 to sc8 | Josh Blum | 2012-02-08 | 4 | -9/+166 |
| | | |||||
| * | Add Orc functions to convert to sc8. bswap version is a bit of a hack. | Nick Foster | 2012-02-08 | 2 | -0/+28 |
| | | |||||
| * | uhd: added sc8 conversion tests | Josh Blum | 2012-02-07 | 3 | -3/+72 |
| | | |||||
| * | dsp rework: implement 64 bit ticks, no seconds | Josh Blum | 2012-02-06 | 16 | -87/+86 |
| | | |||||
| * | B100: use FPGA external reset on init | Nick Foster | 2012-02-06 | 2 | -0/+7 |
| | | |||||
| * | b100/e100: unify rx/tx fifo clears into one | Josh Blum | 2012-02-04 | 4 | -14/+8 |
| | | |||||
| * | b100: delete some unused registers from map | Josh Blum | 2012-02-04 | 2 | -7/+0 |
| | | |||||
| * | dsp rework: move setting address of format register | Josh Blum | 2012-02-02 | 2 | -6/+4 |
| | | |||||
| * | dsp rework: work on usb wrapper for smaller packets, large luts | Josh Blum | 2012-02-02 | 15 | -80/+105 |
| | |