Commit message (Collapse) | Author | Age | Files | Lines | ||
---|---|---|---|---|---|---|
... | ||||||
| * | b200: removed CMakeLists copy&paste B100 remains | Marcus Müller | 2015-02-18 | 1 | -1/+1 | |
| | | ||||||
* | | b2xx: dc offset and iq imbalance correction control | Julian Arnold | 2015-02-20 | 1 | -2/+12 | |
| | | ||||||
* | | Merge branch 'maint' | Martin Braun | 2015-02-16 | 1 | -1/+3 | |
|\| | ||||||
| * | b200: Bugfix#692: b200_find now returns an empty device vector when hint ↵ | mcrymble | 2015-02-06 | 1 | -1/+3 | |
| | | | | | | | | contains addr0/resource0/etc style keys. | |||||
* | | Merge branch 'maint' into master | Ben Hilburn | 2015-01-28 | 1 | -6/+5 | |
|\| | | | | | | | | | | | | | | | | | Resolved Conflicts: host/docs/usrp_e3x0.dox host/include/uhd/utils/paths.hpp host/lib/transport/nirio/nifpga_lvbitx.cpp host/lib/usrp/b200/b200_impl.cpp host/lib/utils/paths.cpp | |||||
| * | Merging new UHD_IMAGES_DIR utilities and bug fixes. | Ben Hilburn | 2015-01-27 | 2 | -16/+14 | |
| | | | | | | | | Also includes NI-USRP Windows Registry Key fixes. | |||||
* | | b200: Expose temperature sensor through property tree (sensors/temp) | Julian Arnold | 2015-01-20 | 1 | -0/+2 | |
| | | ||||||
* | | Merge branch 'maint' | Martin Braun | 2015-01-14 | 3 | -1/+12 | |
|\| | ||||||
| * | b200: Added lo_locked sensor | Martin Braun | 2015-01-14 | 3 | -1/+12 | |
| | | ||||||
* | | Merge branch 'maint' | Martin Braun | 2015-01-13 | 1 | -1/+3 | |
|\| | ||||||
| * | b200: rssi sensor | Julian Arnold | 2015-01-12 | 1 | -1/+3 | |
| | | ||||||
* | | Adding support for NI VID + PIDs for USRP B2xx devices. | Ben Hilburn | 2014-12-18 | 2 | -12/+63 | |
| | | ||||||
* | | Merge branch 'maint' | Martin Braun | 2014-12-15 | 1 | -1/+1 | |
|\| | | | | | | | | | Conflicts: host/examples/rx_samples_to_file.cpp | |||||
| * | b200: Fix for PLL setting not being applied intermittently | Ashish Chaudhari | 2014-12-10 | 1 | -1/+1 | |
| | | | | | | | | - Made the methods in adf4001_ctrl virtual | |||||
* | | Merge branch 'maint' | Martin Braun | 2014-12-08 | 1 | -3/+4 | |
|\| | ||||||
| * | b200: select valid 10 MHz ref (update GPIO) *before* updating ADF4001 ↵ | Balint Seeber | 2014-12-08 | 1 | -3/+4 | |
| | | | | | | | | external ref selection | |||||
* | | uhd: replaced the `images_error` with a generic utility error | Ben Hilburn | 2014-11-21 | 2 | -11/+10 | |
| | | | | | | | | | | | | - Deleted images.*, moved functionality to paths.* - Applies for all devices that check FPGA or FW compat numbers - Adds generic utility search tool | |||||
* | | Merge branch 'maint' | Martin Braun | 2014-11-21 | 2 | -0/+9 | |
|\| | | | | | | | | | Conflicts: host/lib/usrp/b200/b200_impl.hpp | |||||
| * | b200: serialized access to get_rx/tx_stream | Julian Arnold | 2014-11-21 | 2 | -0/+6 | |
| | | ||||||
* | | b200: Make the master clock rate auto-configurable | Martin Braun | 2014-11-20 | 3 | -36/+210 | |
|/ | | | | | | | | | | When no master_clock_rate is defined, the B200 driver will now select a suitable clock rate automatically based on the selected sampling rate. The selected tick rate is a multiple of the LCM of tx and rx rates. Auto-setting is done every time a streamer is generated or the sampling rate is configured. | |||||
* | MISO and SIMO configurations no longer allowed | Julian Arnold | 2014-10-21 | 1 | -0/+5 | |
| | ||||||
* | b200: Bumped FX3 firmware compat number to 7. | Ashish Chaudhari | 2014-10-01 | 1 | -1/+1 | |
| | ||||||
* | Merge branch 'maint' | Martin Braun | 2014-09-25 | 1 | -0/+15 | |
|\ | ||||||
| * | B200: added support for reading the exact product name from EEPROM for B200 ↵ | Neel Pandeya | 2014-09-25 | 1 | -0/+15 | |
| | | | | | | | | and B210 | |||||
* | | Merge branch 'maint' | Martin Braun | 2014-09-23 | 1 | -1/+0 | |
|\| | ||||||
| * | usrp: don't print duplicate GPSDO detection messages | Nicholas Corgan | 2014-09-23 | 1 | -1/+0 | |
| | | ||||||
* | | b200: Set sensible defaults for freq, gain and rate at startup | Martin Braun | 2014-09-02 | 2 | -5/+19 | |
| | | ||||||
* | | Merge branch 'master' into ashish/cat_refactor_phase2 | Ashish Chaudhari | 2014-08-20 | 1 | -5/+0 | |
|\ \ | ||||||
| * | | Merge branch 'maint' | Martin Braun | 2014-08-18 | 1 | -5/+0 | |
| |\| | ||||||
| | * | - Fixes for channel alignment | michael-west | 2014-08-18 | 1 | -5/+0 | |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - Added analog delay for radio clock - Added analog delay for DAC reference clocks - Removed resetting of clock control - Removed setting of reference clock and PPS to external sources during initialization - Fixes for set_time_unknown_pps - Removed wait for PPS edge after setting time from GPSDO - Changed set_time_unknonw_pps to time out based on system time rather than device VITA time | |||||
* | | | ad9361: Cleaned up constants and macros | Ashish Chaudhari | 2014-08-13 | 1 | -1/+1 | |
| | | | ||||||
* | | | b200, ad9361: Cleanup up AD9361 driver | Ashish Chaudhari | 2014-08-12 | 2 | -3/+30 | |
| | | | | | | | | | | | | | | | - Removed transaction interface - Made the driver a C++ class | |||||
* | | | b200: Removed all AD9361 related firmware | Ashish Chaudhari | 2014-08-12 | 3 | -85/+1 | |
|/ / | | | | | | | | | | | | | - FX3 does not respond to AD9361 firmware transaction VREQs - FX3 does not respond to AD9361 SPI transaction VREQs - Deleted all AD9361 firmware files - Bumped FW compat to 6 | |||||
* | | Merge branch 'master' into ashish/cat_refactor_master | Ashish Chaudhari | 2014-08-05 | 1 | -0/+5 | |
|\ \ | ||||||
| * | | Merge branch 'maint' | Martin Braun | 2014-07-31 | 1 | -0/+5 | |
| |\| | | | | | | | | | | | | | Conflicts: host/utils/usrp_burn_mb_eeprom.cpp | |||||
| | * | Merge branch 'maint' into uhd/bug492 | michael-west | 2014-07-30 | 1 | -13/+19 | |
| | |\ | | | | | | | | | | | | | | | | | Conflicts: host/lib/usrp/b200/b200_impl.cpp | |||||
| | * | | Fix for BUG #492: UHD: set_time_unknown_pps() fails with GPSDO installed | michael-west | 2014-06-25 | 1 | -0/+5 | |
| | | | | | | | | | | | | | | | | - Added polling for PPS time change after setting time from GPSDO. | |||||
* | | | | b200: Added variable rate SPI core for AD9361 and ADF4001 | Ashish Chaudhari | 2014-08-01 | 6 | -4/+156 | |
| | | | | | | | | | | | | | | | | | | | | - Added b200_local_spi core that adjusts the divider when talking to the two chips - AD9361 rate is 1MHz and ADF4001 rate is 10kHz | |||||
* | | | | b200: Moved AD9361 driver to host | Ashish Chaudhari | 2014-08-01 | 4 | -12/+13 | |
|/ / / | | | | | | | | | | | | | | | | | | | - Switched to FPGA SPI engine - Moved firmware AD9361 driver to UHD - Bumped FW compat to 5, FPGA compat to 4 - Known Issue: AD9361 SPI rate is too slow | |||||
* | / | OctoClock firmware upgrade, added host driver | Nicholas Corgan | 2014-07-23 | 1 | -1/+2 | |
| |/ |/| | | | | | | | | | | | | | | | | | * OctoClock can communicate with UHD over Ethernet * Can read NMEA strings from GPSDO and send to host * Added multi_usrp_clock class for clock devices * uhd::device can now filter to return only USRP devices or clock devices * New OctoClock bootloader can accept firmware download over Ethernet * Added octoclock_burn_eeprom,octoclock_firmware_burner utilities * Added test_clock_synch example to show clock API | |||||
* | | Merge branch 'origin/b200/bug516' into maint | Ben Hilburn | 2014-07-17 | 1 | -4/+4 | |
|\ \ | | | | | | | | | | Fixing B200 clock rate float compare. | |||||
| * | | BUG #516: B210: Fails to Run with 30.72 MHz Clock | michael-west | 2014-07-10 | 1 | -1/+1 | |
| | | | | | | | | | | | | - Addressed feedback from review. | |||||
| * | | Fix for BUG #516: B210: Fails to Run with 30.72 MHz Clock | michael-west | 2014-06-18 | 1 | -3/+3 | |
| | | | | | | | | | | | | - Corrected clock rate checks for B2x0 | |||||
| * | | Fix for BUG #516: B210: Fails to Run with 30.72 MHz Clock | michael-west | 2014-06-18 | 1 | -3/+3 | |
| |/ | | | | | | | - Corrected clock rate checks for B2x0 | |||||
* | | Merge branch 'origin/b200/bug512' into maint | Ben Hilburn | 2014-07-17 | 1 | -9/+15 | |
|\ \ | |/ |/| | | | B200 now creates internal PPS. Depends on FPGA change. | |||||
| * | Enhancement #512: B210: Need an Internal PPS | michael-west | 2014-06-13 | 1 | -9/+15 | |
| | | | | | | | | - Added support for internal PPS selection (set as default) | |||||
* | | Fix for BUG #500: B210: RX channels are not phase aligned | michael-west | 2014-06-06 | 1 | -0/+1 | |
|/ | | | | - Adding UHD side code to invert second RX channel | |||||
* | Merge branch 'origin/b200/issue_418' | Ben Hilburn | 2014-04-10 | 1 | -5/+6 | |
|\ | | | | | | | Fixing unsafe sscanf call. | |||||
| * | b100+b200+usrp1: removed potentially unsafe sscanf call | Martin Braun | 2014-04-10 | 1 | -5/+6 | |
| | | ||||||
* | | b200: Added max link rate info | Martin Braun | 2014-04-10 | 2 | -1/+4 | |
|/ |