Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | b200: Fixed compiler warning | Martin Braun | 2015-04-30 | 1 | -2/+2 |
| | |||||
* | b200: Added convenience subdev override for consistent subdev experience | Martin Braun | 2015-04-27 | 3 | -22/+29 |
| | |||||
* | b200: Fixed FE swapping register | Martin Braun | 2015-04-24 | 2 | -5/+19 |
| | |||||
* | b200: Bumped FPGA compat number to 6 | Ashish Chaudhari | 2015-04-23 | 1 | -1/+1 |
| | |||||
* | Merge branch 'maint' into mwest/b200_rev5 | Ashish Chaudhari | 2015-04-23 | 1 | -2/+2 |
|\ | |||||
| * | b200: Boost 1.58-related fixes in B200 IO code. | Michael Dickens | 2015-04-20 | 1 | -2/+2 |
| | | | | | | | | | | | | When returning an invalid payload in handle_async_task, Boost 1.58 does not allow NULL to be returned; instead, to be more compatible, use the correct type initialized to (0, []). | ||||
* | | B200: Bumped FPGA compat number to 5 | michael-west | 2015-04-17 | 2 | -5/+7 |
| | | | | | | | | B200: Added bit to SR_MISC_OUT register to control ATR mapping from radio to frontend | ||||
* | | b2x0: Cleaned up device lookup (moved all constants to one place) | Martin Braun | 2015-04-16 | 3 | -47/+84 |
| | | | | | | | | | | | | Conflicts: host/lib/usrp/b200/b200_iface.hpp host/lib/usrp/b200/b200_impl.cpp | ||||
* | | B200: Stricter checking of product and revision for frontend mapping. | michael-west | 2015-04-15 | 2 | -11/+15 |
| | | |||||
* | | UHD host code changes for B200 rev 5 support. | michael-west | 2015-04-15 | 2 | -13/+26 |
|/ | |||||
* | b200: Added warning for high bandwidth usage | Martin Braun | 2015-04-14 | 1 | -0/+10 |
| | |||||
* | B200: Change Catalina Reg 0x06 for RX data setup/hold timing issue @ ↵ | Ian Buckley | 2015-04-06 | 1 | -1/+1 |
| | | | | 30.72MHz. Issue #726 | ||||
* | Warning fixes | Nicholas Corgan | 2015-03-27 | 2 | -3/+3 |
| | | | | | | | * CMake now not applying C++ flags to C files * GCC 4.4: anti-aliasing rules * MSVC: narrowing, differences in subclass function parameters * Clang: uninitialized variables | ||||
* | b200: Updated hashing algorithm for platform consistency | dcaswell | 2015-03-16 | 1 | -3/+5 |
| | | | | Now identical between 32- and 64-bit platforms. | ||||
* | b200: Fixed var name typo | Martin Braun | 2015-03-13 | 1 | -1/+1 |
| | |||||
* | uhd: Fixed multiple compiler warnings (unused variables, missing literal f) | Martin Braun | 2015-03-11 | 1 | -1/+1 |
| | |||||
* | b200: Initialize _tick_rate properly to force tick rate update | Martin Braun | 2015-03-11 | 1 | -1/+2 |
| | |||||
* | b200: removed CMakeLists copy&paste B100 remains | Marcus Müller | 2015-02-18 | 1 | -1/+1 |
| | |||||
* | b200: Bugfix#692: b200_find now returns an empty device vector when hint ↵ | mcrymble | 2015-02-06 | 1 | -1/+3 |
| | | | | contains addr0/resource0/etc style keys. | ||||
* | Merging new UHD_IMAGES_DIR utilities and bug fixes. | Ben Hilburn | 2015-01-27 | 2 | -16/+14 |
| | | | | Also includes NI-USRP Windows Registry Key fixes. | ||||
* | b200: Added lo_locked sensor | Martin Braun | 2015-01-14 | 3 | -1/+12 |
| | |||||
* | b200: rssi sensor | Julian Arnold | 2015-01-12 | 1 | -1/+3 |
| | |||||
* | b200: Fix for PLL setting not being applied intermittently | Ashish Chaudhari | 2014-12-10 | 1 | -1/+1 |
| | | | | - Made the methods in adf4001_ctrl virtual | ||||
* | b200: select valid 10 MHz ref (update GPIO) *before* updating ADF4001 ↵ | Balint Seeber | 2014-12-08 | 1 | -3/+4 |
| | | | | external ref selection | ||||
* | b200: serialized access to get_rx/tx_stream | Julian Arnold | 2014-11-21 | 2 | -0/+6 |
| | |||||
* | MISO and SIMO configurations no longer allowed | Julian Arnold | 2014-10-21 | 1 | -0/+5 |
| | |||||
* | b200: Bumped FX3 firmware compat number to 7. | Ashish Chaudhari | 2014-10-01 | 1 | -1/+1 |
| | |||||
* | Merge branch 'maint' | Martin Braun | 2014-09-25 | 1 | -0/+15 |
|\ | |||||
| * | B200: added support for reading the exact product name from EEPROM for B200 ↵ | Neel Pandeya | 2014-09-25 | 1 | -0/+15 |
| | | | | | | | | and B210 | ||||
* | | Merge branch 'maint' | Martin Braun | 2014-09-23 | 1 | -1/+0 |
|\| | |||||
| * | usrp: don't print duplicate GPSDO detection messages | Nicholas Corgan | 2014-09-23 | 1 | -1/+0 |
| | | |||||
* | | b200: Set sensible defaults for freq, gain and rate at startup | Martin Braun | 2014-09-02 | 2 | -5/+19 |
| | | |||||
* | | Merge branch 'master' into ashish/cat_refactor_phase2 | Ashish Chaudhari | 2014-08-20 | 1 | -5/+0 |
|\ \ | |||||
| * | | Merge branch 'maint' | Martin Braun | 2014-08-18 | 1 | -5/+0 |
| |\| | |||||
| | * | - Fixes for channel alignment | michael-west | 2014-08-18 | 1 | -5/+0 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - Added analog delay for radio clock - Added analog delay for DAC reference clocks - Removed resetting of clock control - Removed setting of reference clock and PPS to external sources during initialization - Fixes for set_time_unknown_pps - Removed wait for PPS edge after setting time from GPSDO - Changed set_time_unknonw_pps to time out based on system time rather than device VITA time | ||||
* | | | ad9361: Cleaned up constants and macros | Ashish Chaudhari | 2014-08-13 | 1 | -1/+1 |
| | | | |||||
* | | | b200, ad9361: Cleanup up AD9361 driver | Ashish Chaudhari | 2014-08-12 | 2 | -3/+30 |
| | | | | | | | | | | | | | | | - Removed transaction interface - Made the driver a C++ class | ||||
* | | | b200: Removed all AD9361 related firmware | Ashish Chaudhari | 2014-08-12 | 3 | -85/+1 |
|/ / | | | | | | | | | | | | | - FX3 does not respond to AD9361 firmware transaction VREQs - FX3 does not respond to AD9361 SPI transaction VREQs - Deleted all AD9361 firmware files - Bumped FW compat to 6 | ||||
* | | Merge branch 'master' into ashish/cat_refactor_master | Ashish Chaudhari | 2014-08-05 | 1 | -0/+5 |
|\ \ | |||||
| * | | Merge branch 'maint' | Martin Braun | 2014-07-31 | 1 | -0/+5 |
| |\| | | | | | | | | | | | | | Conflicts: host/utils/usrp_burn_mb_eeprom.cpp | ||||
| | * | Merge branch 'maint' into uhd/bug492 | michael-west | 2014-07-30 | 1 | -13/+19 |
| | |\ | | | | | | | | | | | | | | | | | Conflicts: host/lib/usrp/b200/b200_impl.cpp | ||||
| | * | | Fix for BUG #492: UHD: set_time_unknown_pps() fails with GPSDO installed | michael-west | 2014-06-25 | 1 | -0/+5 |
| | | | | | | | | | | | | | | | | - Added polling for PPS time change after setting time from GPSDO. | ||||
* | | | | b200: Added variable rate SPI core for AD9361 and ADF4001 | Ashish Chaudhari | 2014-08-01 | 6 | -4/+156 |
| | | | | | | | | | | | | | | | | | | | | - Added b200_local_spi core that adjusts the divider when talking to the two chips - AD9361 rate is 1MHz and ADF4001 rate is 10kHz | ||||
* | | | | b200: Moved AD9361 driver to host | Ashish Chaudhari | 2014-08-01 | 4 | -12/+13 |
|/ / / | | | | | | | | | | | | | | | | | | | - Switched to FPGA SPI engine - Moved firmware AD9361 driver to UHD - Bumped FW compat to 5, FPGA compat to 4 - Known Issue: AD9361 SPI rate is too slow | ||||
* | / | OctoClock firmware upgrade, added host driver | Nicholas Corgan | 2014-07-23 | 1 | -1/+2 |
| |/ |/| | | | | | | | | | | | | | | | | | * OctoClock can communicate with UHD over Ethernet * Can read NMEA strings from GPSDO and send to host * Added multi_usrp_clock class for clock devices * uhd::device can now filter to return only USRP devices or clock devices * New OctoClock bootloader can accept firmware download over Ethernet * Added octoclock_burn_eeprom,octoclock_firmware_burner utilities * Added test_clock_synch example to show clock API | ||||
* | | Merge branch 'origin/b200/bug516' into maint | Ben Hilburn | 2014-07-17 | 1 | -4/+4 |
|\ \ | | | | | | | | | | Fixing B200 clock rate float compare. | ||||
| * | | BUG #516: B210: Fails to Run with 30.72 MHz Clock | michael-west | 2014-07-10 | 1 | -1/+1 |
| | | | | | | | | | | | | - Addressed feedback from review. | ||||
| * | | Fix for BUG #516: B210: Fails to Run with 30.72 MHz Clock | michael-west | 2014-06-18 | 1 | -3/+3 |
| | | | | | | | | | | | | - Corrected clock rate checks for B2x0 | ||||
| * | | Fix for BUG #516: B210: Fails to Run with 30.72 MHz Clock | michael-west | 2014-06-18 | 1 | -3/+3 |
| |/ | | | | | | | - Corrected clock rate checks for B2x0 | ||||
* | | Merge branch 'origin/b200/bug512' into maint | Ben Hilburn | 2014-07-17 | 1 | -9/+15 |
|\ \ | |/ |/| | | | B200 now creates internal PPS. Depends on FPGA change. |