Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | Add back line that mysteriously disappeared. I blame the cat. | Philip Balister | 2011-02-16 | 1 | -0/+1 |
| | |||||
* | usrp-e-timed test program. Add checks for packet length and sequence | Philip Balister | 2011-02-16 | 1 | -0/+12 |
| | | | | number. | ||||
* | usrp-e-crc-rw: Fix data rate calculation. | Philip Balister | 2011-02-15 | 1 | -14/+37 |
| | |||||
* | usrp-e100: Check in wip for timed image test program. | Philip Balister | 2011-02-14 | 1 | -14/+37 |
| | |||||
* | Fix typo in usage message. | Philip Balister | 2011-02-08 | 1 | -1/+1 |
| | |||||
* | Fixes for timed fpga interface test program. Still need to solve the CRC | Philip Balister | 2011-02-01 | 1 | -1/+3 |
| | | | | calculation failures. | ||||
* | Start converting the timed test program to work with mmap interface. | Philip Balister | 2011-01-26 | 1 | -8/+17 |
| | |||||
* | Update header from in e100 test programs from main uhd. | Philip Balister | 2011-01-26 | 1 | -5/+6 |
| | |||||
* | Mark received block as accepted by user space. | Philip Balister | 2011-01-26 | 1 | -0/+2 |
| | |||||
* | Update timed crc test program to use mmap's interface. Needs testing. | Philip Balister | 2011-01-25 | 1 | -53/+77 |
| | |||||
* | usrp_e: Add driver compatibility ioctl to header file. | Philip Balister | 2010-10-21 | 1 | -0/+3 |
| | |||||
* | Ignore direction for GPIO 114 since it is always an input. | root | 2010-09-30 | 1 | -9/+11 |
| | |||||
* | Use a dummy write to start DMA transfers when sending data to the FPGA. | Philip Balister | 2010-09-21 | 1 | -1/+1 |
| | | | | Poll will also start data transfers. | ||||
* | Use the ring buffer sizes read from the kernel. | Philip Balister | 2010-09-21 | 1 | -3/+3 |
| | |||||
* | Convert write to use the mmap interface. | Philip Balister | 2010-09-21 | 1 | -4/+22 |
| | |||||
* | Read the ring buffer size from the kernel and use that to set up the | Philip Balister | 2010-09-21 | 2 | -28/+34 |
| | | | | structures that read and write the ring buffer. | ||||
* | Fix ring buffer size calculation. | Philip Balister | 2010-09-21 | 1 | -4/+4 |
| | |||||
* | Fix really dumb mistake in rad ring buffer code. Add/comment debug | root | 2010-09-20 | 1 | -4/+6 |
| | | | | lines. | ||||
* | Convert to use mmaped rx ring buffer. | Philip Balister | 2010-08-11 | 1 | -13/+50 |
| | |||||
* | Convert non-mmaped loopback test program to use new simple read/write api. | Philip Balister | 2010-08-11 | 1 | -43/+33 |
| | | | | | Done by copying from the -mm version, which will be used to test mmaped ring buffer. | ||||
* | Add usrp-e-mm-loopback to .gitignore. | Philip Balister | 2010-08-11 | 1 | -0/+1 |
| | |||||
* | Loopback test now supports variable size and works with mmapable ring buffer. | Philip Balister | 2010-08-11 | 3 | -12/+227 |
| | |||||
* | Add gitignore file. | Philip Balister | 2010-06-15 | 1 | -0/+19 |
| | |||||
* | Rename loopback of random length packets test program so we know it needs | Philip Balister | 2010-06-13 | 2 | -2/+2 |
| | | | | loopback fpga image. Needs debug. | ||||
* | Exit on errors. Run until an error occurs. Alloq for up to 2 sequence | Philip Balister | 2010-06-13 | 1 | -6/+17 |
| | | | | number errors so program can start with "dirty" fpga contents. | ||||
* | Update usrp_e.h file. Change programs to use struct element status instead ↵ | Philip Balister | 2010-06-13 | 6 | -20/+29 |
| | | | | of flags. | ||||
* | reverted usrp-e-led sorry | Josh Blum | 2010-05-28 | 1 | -8/+8 |
| | |||||
* | Merge branch 'master' of ettus.sourcerepo.com:ettus/uhdpriv into usrp_e | Josh Blum | 2010-05-27 | 1 | -8/+8 |
|\ | | | | | | | | | Conflicts: host/utils/CMakeLists.txt | ||||
* | | Divide by 4 to convert byts/sec to samples/sec. Multiply by 4 is right out. | Philip Balister | 2010-05-23 | 1 | -1/+1 |
| | | |||||
* | | Work on crc testing program. Currently dumps first received packet to the | Philip Balister | 2010-05-21 | 1 | -10/+36 |
| | | | | | | | | screen. Started to reduce teh number of warnings. | ||||
* | | OK, now crc uses the timed interface to set the data rate. | Philip Balister | 2010-05-21 | 1 | -21/+21 |
| | | | | | | | | | | | | | | | | | | | | Revert "Revert "Revert "Update test program to reflect what is in the FPGA image.""" This reverts commit b5dfe74e991d240f0e666dfd521726ec61128eb8. Conflicts: host/apps/omap_debug/usrp-e-crc-rw.c | ||||
* | | Rename loopback test program to match bin file name. | Philip Balister | 2010-05-20 | 2 | -3/+3 |
| | | |||||
* | | Enable realtime scheduling in loopback test to prevent overruns. | Philip Balister | 2010-05-20 | 1 | -0/+5 |
| | | |||||
* | | Display data rate in samples/second and fix typo. | Philip Balister | 2010-05-19 | 1 | -5/+5 |
| | | |||||
* | | Calculate received sample rate for loopback test. | Philip Balister | 2010-05-19 | 1 | -3/+24 |
| | | |||||
* | | Use better optimization settings. | Philip Balister | 2010-05-19 | 1 | -5/+6 |
| | | |||||
* | | Fix initialization bug. | Philip Balister | 2010-05-19 | 1 | -0/+6 |
| | | |||||
* | | Rename test program to match FPGA bin file name and add data rate calculation. | Philip Balister | 2010-05-19 | 2 | -19/+39 |
| | | |||||
* | | Keep repo in sync with my churn ... | Philip Balister | 2010-05-19 | 2 | -7/+12 |
| | | |||||
* | | Comment out progress indicators. | Philip Balister | 2010-05-18 | 1 | -4/+8 |
| | | |||||
* | | Revert "Revert "Update test program to reflect what is in the FPGA image."" | Philip Balister | 2010-05-18 | 1 | -21/+20 |
| | | | | | | | | | | | | This reverts commit 7d0a98fc33c17457c9f4cd8e03eddb0d559457f0. Must make filenames more different. | ||||
* | | Remove rand for now. Fix bug in data rate calculation. | Philip Balister | 2010-05-18 | 1 | -2/+4 |
| | | |||||
* | | Revert "Update test program to reflect what is in the FPGA image." | Philip Balister | 2010-05-18 | 1 | -20/+21 |
| | | | | | | | | | | | | This reverts commit 4d82cabe938b398bc42cab3d316983d2bbe40d06. Now sure where I got the idea this image did not contain the rate setting code. | ||||
* | | Update test program to reflect what is in the FPGA image. | Philip Balister | 2010-05-14 | 1 | -21/+20 |
| | | |||||
* | | got clock gen config working and tested | Josh Blum | 2010-05-13 | 1 | -4/+6 |
| | | |||||
* | | Connect enable to the correct gpio. | Philip Balister | 2010-05-13 | 1 | -1/+1 |
| | | |||||
* | | Change to 24 bit transfers. | Philip Balister | 2010-05-13 | 1 | -2/+2 |
| | | |||||
* | | Print a . for every packet received. | Philip Balister | 2010-05-13 | 2 | -0/+5 |
| | | |||||
* | | Add calculation for data trasnfer rates. | Philip Balister | 2010-05-12 | 1 | -3/+43 |
| | | |||||
* | | Add program to do initial configuration of the clkgen chip. | Philip Balister | 2010-05-10 | 2 | -1/+298 |
| | |