| Commit message (Collapse) | Author | Age | Files | Lines |
... | |
| | | |
|
| | | |
|
| | | |
|
|\ \ \
| | |/
| |/|
| | |
| | |
| | | |
Conflicts:
usrp2/top/u2_rev3/Makefile
usrp2/top/u2_rev3/u2_core.v
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | | |
|
| | |
| | |
| | |
| | | |
to sync on the received side.
|
| | | |
|
| |\ \
| | | |
| | | |
| | | |
| | | | |
* time_compare_speedup:
should safely delay the late signal which was causing timing problems
|
| | | | |
|
| |/ / |
|
| |/
|/| |
|
| | |
|
| | |
|
| | |
|
| | |
|
| | |
|
| | |
|
| | |
|
| | |
|
| |
| |
| |
| | |
udp_wrapper in top level with some fifo conversion stuff
|
| | |
|
| |
| |
| |
| | |
module
|
| | |
|
| | |
|
| |
| |
| |
| | |
packet router to be muxed to com out
|
| |
| |
| |
| | |
inspector check
|
| | |
|
| | |
|
| |
| |
| |
| | |
in crossbar input)
|
| |
| |
| |
| | |
cpu, dsp, crs
|
| | |
|
| | |
|
| | |
|
| |
| |
| |
| | |
muxed into the comm output
|
| | |
|
| | |
|
| | |
|
| | |
|
| | |
|
| |
| |
| |
| | |
offset
|
| |
| |
| |
| | |
muxes (in and out)
|
| |
| |
| |
| | |
serdes)
|
| |
| |
| |
| | |
logic does not enable it yet)
|
| |
| |
| |
| | |
place)
|
|/ |
|
| |
|