summaryrefslogtreecommitdiffstats
Commit message (Collapse)AuthorAgeFilesLines
* usrp: fix from "rev iq correction"Josh Blum2012-03-163-6/+6
| | | | Must zero out the default IQ correction to have zero effect by default.
* n2x0: adjustment for phase delay over mimo cableJosh Blum2012-03-141-1/+1
|
* uhd: make atlbase options for msvc buildJosh Blum2012-03-142-4/+16
|
* uhd: rev iq correction numbers formatJosh Blum2012-03-146-52/+15
|
* Add a toolchain file to build cross using e100 toolchain.Philip Balister2012-03-131-0/+20
| | | | | | | | | | | This appears to build uhd cross using my toolchain. Run cmake with: cmake -DCMAKE_TOOLCHAIN_FILE=../cmake/Toolchains/arm_cortex_a8_cross.cmake \ -DENABLE_E100=ON -DENABLE_USRP_E_UTILS=TRUE ../ It does not detect orc properly. Signed-off-by: Philip Balister <philip@opensdr.com>
* For Windows installers, CMake checks the size of void* to differentiate ↵Nicholas Corgan2012-03-131-1/+7
| | | | between Windows x86 and x64.
* Merge branch 'fpga_master'Josh Blum2012-03-129-13/+16
|\
| * fpga: force -include_global for custom sourcesJosh Blum2012-03-129-13/+16
| | | | | | | | | | | | | | | | ISE will not recognize custom sources as part of the hierarchy, and thus will not compile (unless its the first macro...). Remove custom sources from the source list, and specially add them with the -include_global option.
* | usrp: fix wildcard set for time/clock sourceJosh Blum2012-03-121-2/+2
| |
* | uhd: added fullscale option stream argJosh Blum2012-03-113-1/+10
| |
* | Make DBSRX* set default bandwidth based on codec rateJason Abele2012-03-112-2/+7
| |
* | Fix RSSI measurementJason Abele2012-03-113-19/+4
| | | | | | | | | | | | Improve incorrect calculation in XCVR Remove RFX rssi sensor due to limited dynamic range giving strange results
* | Merge branch 'fpga_master'Josh Blum2012-03-114-101/+3
|\|
| * fpga: fix custom defs in some top level makefilesJosh Blum2012-03-084-101/+3
| |
* | usrp1: fix for cordic init, cant do it that way on txJosh Blum2012-02-291-3/+0
| |
* | Changes Windows installer filename to match naming convention of Ubuntu and ↵Nicholas Corgan2012-02-291-0/+1
| | | | | | | | Fedora installers
* | uhd: fix sc16 to sc8 conversion tableJosh Blum2012-02-291-12/+12
| | | | | | | | | | | | | | 1) this was registered as the sc8 to sc16 converter, probably messed that up as well 2) the cast to index was wrong, now unit test passes
* | usrp2: device locking tweaksJosh Blum2012-02-291-9/+6
| | | | | | | | | | | | | | 1) use bottom bit for force lock condition, that way we never check the time after proper shutdown 2) dont allow lock condition under fpga compat mismatch
* | Changing UHD to 'USRP HD' in one last place.Ben Hilburn2012-02-281-1/+1
| |
* | usrp: reset cordics on init after tick rate updateJosh Blum2012-02-284-0/+33
| |
* | Changes images CMakeLists.txt to be consistent with new UHD version naming ↵Nicholas Corgan2012-02-281-6/+5
| | | | | | | | system
* | uhd: fixed some compile warnings for msvcJosh Blum2012-02-284-5/+5
| |
* | cmake:Nicholas Corgan2012-02-284-14/+17
| | | | | | | | | | | | | | More git info used for build info UHD version incorporates build info apt/yum repos use new version number New installer filename syntax
* | uhd: fixed send pkt handler, vrt packet type was uninitializedJosh Blum2012-02-271-0/+1
| | | | | | | | | | | | | | This fixes a bug where the sc8 engine will not interpret the packet as an IF data packet due to uninitialized bits. In that case the sc8 packet would pass through and be interpreted by the downstream as an sc16 packet.
* | usrp2: removed unused memory map entriesJosh Blum2012-02-271-5/+1
| |
* | usrp1: fix to use the db connection type to determine DAC signJosh Blum2012-02-241-2/+10
| | | | | | | | | | | | | | | | Unlike the other products, usrp1 uses the DAC and not DSP to perform baseband frequency shifting in the hardware. Therefore this shifting occurs before I and Q swapping, and so, the sign of the frequency needs to be inverted on daughterboards which have inverted I and Q TX inputs.
* | usrp1: fix advertised samples per packet in send streamerJosh Blum2012-02-211-1/+2
| | | | | | | | | | Must subtract off the 511 for 512 modulus remainder commit. This bug was introduced by the conversion to streamer API.
* | Try really hard to get cmake to use compiler flags from the toolchain file.Philip Balister2012-02-211-2/+2
| | | | | | | | | | | | | | | | | | | | | | | | See: http://www.mail-archive.com/cmake@cmake.org/msg33248.html Also credit to OpenEmbedded for doing something similar in the toolchain file they create. Note that adding the SYSTEM_NAME to the toolchain file sets CROSS_COMPILING, which is not what we want for native compiling. Signed-off-by: Philip Balister <philip@opensdr.com>
* | usb: added /opt/local to libusb search pathJosh Blum2012-02-211-1/+2
| | | | | | | | For OSX from MLD
* | usrp2: some tweaks to the device locking logicJosh Blum2012-02-201-6/+9
| |
* | usrp2: added retry logic to control packetsJosh Blum2012-02-201-2/+32
| |
* | usrp2: changed download url for dd.exeJosh Blum2012-02-182-2/+2
| |
* | Merge branch 'fpga_master'Josh Blum2012-02-183-4/+26
|\|
| * usrp2/nseries: added churn to meet timingJosh Blum2012-02-182-2/+4
| | | | | | | | | | Added churn to readback mux on nseries to make n200r4 meet timing. Also added churn to usrp2 for parallelism, but assigned to zero.
| * vita rx: trigger clear after packet tranferJosh Blum2012-02-181-2/+22
| | | | | | | | | | | | | | To avoid blocking conditions down the pipe, avoid clearing vita rx during packet transfer. Adds state machine to delay the clear until after xfer completes.
* | uhd: added -fvisibility-inlines-hiddenJosh Blum2012-02-181-1/+2
| |
* | Merge branch 'next'Josh Blum2012-02-17123-1729/+3954
|\ \
| * | Merge branch 'fpga_next' into nextJosh Blum2012-02-1754-1070/+2565
| |\|
| | * dsp rework: fix dspengine_8to16 to handle padded packetsJosh Blum2012-02-171-4/+3
| | |
| | * dsp_engine: fix for upper/lower swap, and odd length packetsMatt Ettus2012-02-161-16/+20
| | |
| | * dsp rework: added flusher to vita tx chain on clearJosh Blum2012-02-151-8/+16
| | |
| | * dsp rework: minor simplification in vita_tx_deframerJosh Blum2012-02-131-4/+1
| | | | | | | | | | | | all n-series devices meet timing
| | * dsp rework: full-rate pipelining in vita tx deframerJosh Blum2012-02-121-37/+51
| | | | | | | | | | | | | | | | | | | | | | | | The vita tx deframer can now pass payload at clock rate. This enables TX streaming at interpolations factors of 2. The vector capabilities of TX deframer have been kept in-tact, and should be functional, however, only MAXCHAN=1 has been tested.
| | * dsp rework: pass enables into glue, update power trig, parameterize, fix ↵Josh Blum2012-02-109-103/+145
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | module inc DSP enables now pass through the glue and custom modules so it can be user-controlled. Updated power trigger to current spec, and added comments Pass width from dsp into glue, and use width to parameterize wires Fix custom module includes so they will build
| | * dsp rework: implement 64 bit ticks no secondsJosh Blum2012-02-0610-111/+57
| | |
| | * B100: External FPGA reset from FX2 reuses fpga_cfg_cclk.Nick Foster2012-02-062-2/+6
| | |
| | * dsp rework: pass vita clears into dsp modules, unified fifo clearsJosh Blum2012-02-0414-81/+76
| | |
| | * b100: timing constraints on GPIF linesJosh Blum2012-02-041-0/+9
| | |
| | * b100: connect all clears for gpifJosh Blum2012-02-033-15/+8
| | |
| | * power_trig: test code for power triggerMatt Ettus2012-02-021-0/+71
| | |