Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | simplify time comparison to speed up logic and meet fpga timing | Matt Ettus | 2010-11-13 | 2 | -4/+27 |
| | |||||
* | we're still on version 12.1 | Matt Ettus | 2010-11-13 | 2 | -2/+2 |
| | |||||
* | Add flow control and other small vrt fixes to u2p, minor cleanups | Matt Ettus | 2010-11-11 | 2 | -34/+38 |
| | |||||
* | reset properly | Matt Ettus | 2010-11-11 | 1 | -0/+1 |
| | |||||
* | compiles with new file locations | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | |||||
* | handle zero-length packets properly | Matt Ettus | 2010-11-11 | 3 | -55/+76 |
| | |||||
* | clear out the vita tx chain and the tx fifo. need to check the fifo | Matt Ettus | 2010-11-11 | 5 | -24/+25 |
| | | | | reset to make sure it is in the correct clock domain. | ||||
* | added ability to truly clear out the entire rx chain. also removed old ↵ | Matt Ettus | 2010-11-11 | 3 | -29/+27 |
| | | | | style fifo in rx. | ||||
* | gray code address for emi | Matt Ettus | 2010-11-11 | 1 | -1/+7 |
| | |||||
* | fifo randomizer for emi | Matt Ettus | 2010-11-11 | 5 | -4/+108 |
| | |||||
* | now handles frames larger than the vita packet (i.e. with padding) | Matt Ettus | 2010-11-11 | 1 | -6/+16 |
| | |||||
* | don't clear out following packets on an eob ack | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | |||||
* | don't flag an error on eob ack | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | |||||
* | proper triggering for interrupts generated on the dsp_clk | Matt Ettus | 2010-11-11 | 1 | -1/+8 |
| | |||||
* | cleanup for 32 bit seqnum | Matt Ettus | 2010-11-11 | 1 | -4/+3 |
| | |||||
* | increase compatibility number for flow control | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | |||||
* | switch to 32 bit sequence numbers. Will wrap in ~15 hours at max rate | Matt Ettus | 2010-11-11 | 3 | -14/+16 |
| | |||||
* | send message on eob to ack the end of transmission | Matt Ettus | 2010-11-11 | 1 | -1/+6 |
| | |||||
* | typo which isn't caught by xilinx | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | |||||
* | separated flow control and error reporting on tx path. should work with and ↵ | Matt Ettus | 2010-11-11 | 4 | -25/+43 |
| | | | | without flow control | ||||
* | go to the correct state | Matt Ettus | 2010-11-11 | 1 | -3/+3 |
| | |||||
* | add a fifo to the end of the mux to help in timing. | Matt Ettus | 2010-11-11 | 1 | -6/+13 |
| | |||||
* | add trigger to makefile | Matt Ettus | 2010-11-11 | 1 | -0/+1 |
| | |||||
* | assign setting reg addresses | Matt Ettus | 2010-11-11 | 1 | -2/+2 |
| | |||||
* | declarations | Matt Ettus | 2010-11-11 | 1 | -2/+3 |
| | |||||
* | checkpoint in flow control packet generation | Matt Ettus | 2010-11-11 | 5 | -42/+147 |
| | |||||
* | these got dropped during the rebase | Matt Ettus | 2010-11-11 | 4 | -31/+37 |
| | |||||
* | Removed 'ifdef for second DCM that was a deign idea for external SRAM on ↵ | Ian Buckley | 2010-11-11 | 1 | -49/+4 |
| | | | | | | u2plus. Hardcoded -90 degree clcok from first DCM as final solution | ||||
* | 1) Created new FIFO IP in Coregen. 512x36 dual clcok FIFO with programable ↵ | Ian Buckley | 2010-11-11 | 11 | -11/+555 |
| | | | | | | full watermark 2) Put larger FIFO on output of u2plus extramfifo that is compatable with u2_rev3 EMI fixes. | ||||
* | 1) u2p has added a new signal from the SRAM to the pinout, RAM_ZZ | Ian Buckley | 2010-11-11 | 4 | -11/+17 |
| | | | | | | | | | | | | | | | which allows the SRAM to be placed in a sleep mode. This pin was erroniously pulled high at the top level rendering the SRAM unusable. 2) Added declaration for extramfifo debug bus which had got deleted at some point in the past 3) Created a debug bundle of signals from extsramfifo to help diagnose problem 1) 4) u2p Rev1 PCB ommits control of any of the SRAM chip selects. Made a code change so that control logic does not rely on the presence of this pin and ensuring that the SRAM is always placed in READ mode in any idle cycles. | ||||
* | Defaulted all SRAM pins to LVCMOS25 8mA FAST | Ian Buckley | 2010-11-11 | 1 | -67/+67 |
| | |||||
* | Placed 2nd DCM into `ifdef DCM_FOR_RAMCLK which is dissabled by default | Ian Buckley | 2010-11-11 | 2 | -7/+23 |
| | | | | | Derived RAMCLK from 270degree offset of principle core DCM giving theoretical 2.5nS timing advance on RAM_CLK relative to RAM_* signals. | ||||
* | Added external RAM FIFO to u2plus. | Ian Buckley | 2010-11-11 | 20 | -100/+4498 |
| | | | | | | | | | | Added code branch to ext_fifo.v using generate that instantiates different input and out fifo's and touched nobl_fifo code so that it works at 18 and 36bit widths. Added 2nd DCM to top level to generate off chip RAMCLK. Added explicit I/O instances to top level for tristate drivers and changed signals to core as needed. Creted new FIFO's in core gen to replace much larger FIFO's used on u2rev3 | ||||
* | revert unneeded changes and incorrect comments | Matt Ettus | 2010-11-11 | 2 | -34/+34 |
| | |||||
* | reconnect GPIOs, remove debug pins, meets timing now | Matt Ettus | 2010-11-11 | 1 | -5/+3 |
| | |||||
* | Modified phase shift of DCM1 to -64 which is intended to give more timing ↵ | Ian Buckley | 2010-11-11 | 1 | -1/+1 |
| | | | | | | | margin on reads from the SRAM at the expense of Writes to the SRAM. Tested to be at least as stable as a phase shift of 12 and beter looking timing on the logic analyzer. Signals driven by the FPGA are observed changing on the SRAM pins about 4 nS after the rising edge of the RAM clock. | ||||
* | Enabled phase offset adjustment on DCM_INST1 which drives the external Fast ↵ | Ian Buckley | 2010-11-11 | 1 | -12/+12 |
| | | | | | | | | SRAM clock. Set phase shift to -12 after experimentation using logic analyzer to see results. This value gives near optimum 1.5nS setup times on the source sync signals FPGA -> SRAM under lab conditions. | ||||
* | Added to DCM's and some BUFG's to align the internal 125MHz clock edge with ↵ | Ian Buckley | 2010-11-11 | 4 | -5/+100 |
| | | | | | | | its presentation externally at the NoBL SRAM. Since we don't have a board level trace to use to estimate clock propigation delay we just loop through the I/O on the FPGA. This hasn't been verified as working on a USRP2 yet. | ||||
* | Enhanced test bench to be more like real world application | Ian Buckley | 2010-11-11 | 2 | -7/+14 |
| | |||||
* | hangedddddddextrnal fifo size to use full NoBL SRAM | ianb | 2010-11-11 | 1 | -1/+1 |
| | |||||
* | Corrected extfifo code so that all registers that are on SRAM signals are ↵ | ianb | 2010-11-11 | 5 | -46/+59 |
| | | | | | | | | packed into IOBs Explcit drives and skews added to GPIO pins Corrected minor error in FIFO logic that showed data avail internally incorrectly | ||||
* | capacity logic fix | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | |||||
* | Added capacity to the module pinout | Ian Buckley | 2010-11-11 | 1 | -3/+4 |
| | |||||
* | Added a bunch of debug signals. | Ian Buckley | 2010-11-11 | 4 | -9/+19 |
| | |||||
* | Regenerated FIFO with lower trigger level for almost full flag to reflect ↵ | Ian Buckley | 2010-11-11 | 8 | -236/+113 |
| | | | | | | | | | | | | | logic removed from nobl_fifo. Improved ext_fifo_tb further, try to simulate more combinations of decomation rates and packet arrival patterns. Strip out the logic in nobl_fifo that made it look like a Xilinx fall-through FIFO...it is now very simple logic but a propriatory interface that exposes the high inetrnal latency of reads. Allow the USED size of the external FIFO to be parameterized from the core level. Currently set at only 256 Corrected a bug in vita_tx_deframer.v that can write to a FIFO when its full causing illegal state. Made further edits that are currently commented becuase simulation indicates they cause problems, however suspect a further bug is in this code. | ||||
* | Regenerated FIFO's for extfifo. | Ian Buckley | 2010-11-11 | 11 | -726/+15 |
| | | | | | | | | There are problems with certain configurations it seems. It is important that the fifo_xlnx_512x36_2clk_18to36 is generated with the "almost_full" pin even though it is not used in the application. if this pin is omitted the FPGA image doesn't work correctly | ||||
* | Edited FIFO instance to delete port that was not regenerated after ↵ | Ian Buckley | 2010-11-11 | 1 | -1/+0 |
| | | | | reconfiguration | ||||
* | Adding in files that probably didn;t exist in the ISE10.1 version of coregen | Ian Buckley | 2010-11-11 | 5 | -0/+808 |
| | |||||
* | Bringing all coregen files checked in into sync | Ian Buckley | 2010-11-11 | 10 | -137/+60 |
| | |||||
* | Found bug due to not accounting for the correct number of possible in flight ↵ | Ian Buckley | 2010-11-11 | 7 | -52/+110 |
| | | | | | | | | | READ operations that can be in the extfifo pipeline. Regenerated fifo_xlnx_512x36_2clk_18to36 to include prog_full output triggered at 1017 so that there are 6 empty spaces to accept in flight read data upon completion. Had to generate the FIFO using Coregen from ISE12.1 due to 10.1 verion not working correctly in FPGA Still have to tackle making this simulate in Icarus |