Commit message (Collapse) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | uhd: added read-back calls to dboard iface gpio settings, and optional mask | Josh Blum | 2010-11-26 | 8 | -35/+172 |
| | |||||
* | usrp2: cover both rev3 cases for usrp2 revision numbers | Josh Blum | 2010-11-24 | 1 | -2/+6 |
| | |||||
* | usrp: replace struct member sizeof with this macro so it compiles on mac | Josh Blum | 2010-11-23 | 1 | -2/+5 |
| | |||||
* | Merge branch 'refclock_docs' | Josh Blum | 2010-11-23 | 2 | -5/+35 |
|\ | |||||
| * | Updated refclock docs for USRP1, USRP2 and N2XX | Jason Abele | 2010-11-23 | 2 | -5/+35 |
| | | | | | | | | | | Added power range limits Added external refclock notes for USRP1 | ||||
| * | Merge branch 'master' of ettus.sourcerepo.com:ettus/uhdpriv | Josh Blum | 2010-11-22 | 1 | -3/+4 |
| |\ | |||||
* | \ | Merge branch 'fpga_flow_control' into next | Josh Blum | 2010-11-23 | 1 | -1/+1 |
|\ \ \ | |||||
| * | | | packets are shorter now, so we need to tell the udp state machine that... | Matt Ettus | 2010-11-23 | 1 | -1/+1 |
| | | | | |||||
* | | | | E100: internal ref fix switch statement | Nick Foster | 2010-11-23 | 1 | -3/+3 |
| | | | | |||||
* | | | | usrp-e100: updated for building with next | Josh Blum | 2010-11-23 | 2 | -7/+5 |
| | | | | |||||
* | | | | Merge branch 'next' of ettus.sourcerepo.com:ettus/uhdpriv into next | Josh Blum | 2010-11-23 | 273 | -1379/+30459 |
|\ \ \ \ | |||||
| * | | | | uhd: added new hardware to readme | Josh Blum | 2010-11-23 | 3 | -3/+8 |
| | | | | | |||||
| * | | | | usrp-n2xx: modified fw build name in makefile | Josh Blum | 2010-11-23 | 1 | -3/+3 |
| | | | | | |||||
| * | | | | usrp-n210: added fpga build entry to images makefile | Josh Blum | 2010-11-23 | 1 | -1/+17 |
| | | | | | |||||
| * | | | | Merge branch 'fpga_next' into next | Josh Blum | 2010-11-23 | 65 | -878/+7961 |
| |\ \ \ \ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Conflicts: fpga/usrp2/top/u1e_passthru/.gitignore fpga/usrp2/top/u1e_passthru/Makefile fpga/usrp2/top/u2plus/.gitignore fpga/usrp2/top/u2plus/Makefile usrp2/top/u1e_passthru/.gitignore usrp2/top/u1e_passthru/Makefile | ||||
| | * | | | | Merge branch 'fpga_ise12' into fpga_next | Josh Blum | 2010-11-23 | 0 | -0/+0 |
| | |\| | | | |||||
| | | * | | | no need for second sequence number anymore. Each dsp tx chain | Matt Ettus | 2010-11-21 | 2 | -11/+8 |
| | | | | | | | | | | | | | | | | | | | | | | | | generates its own flow control packets now. | ||||
| | | * | | | shouldn't be executable | Matt Ettus | 2010-11-20 | 1 | -0/+0 |
| | | | | | | |||||
| | | * | | | modernize the testbench | Matt Ettus | 2010-11-19 | 1 | -18/+30 |
| | | | | | | |||||
| | | * | | | get rid of extraneous U messages when we actually had an ACK | Matt Ettus | 2010-11-18 | 2 | -7/+10 |
| | | | | | | |||||
| | | * | | | fix problem with consecutive timed packets on tx | Matt Ettus | 2010-11-18 | 1 | -2/+0 |
| | | | | | | |||||
| | | * | | | simplify time comparison to speed up logic and meet fpga timing | Matt Ettus | 2010-11-13 | 2 | -4/+27 |
| | | | | | | |||||
| | | * | | | we're still on version 12.1 | Matt Ettus | 2010-11-13 | 2 | -2/+2 |
| | | | | | | |||||
| | | * | | | Add flow control and other small vrt fixes to u2p, minor cleanups | Matt Ettus | 2010-11-11 | 2 | -34/+38 |
| | | | | | | |||||
| | | * | | | reset properly | Matt Ettus | 2010-11-11 | 1 | -0/+1 |
| | | | | | | |||||
| | | * | | | compiles with new file locations | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | | | | | | |||||
| | | * | | | handle zero-length packets properly | Matt Ettus | 2010-11-11 | 3 | -55/+76 |
| | | | | | | |||||
| | | * | | | clear out the vita tx chain and the tx fifo. need to check the fifo | Matt Ettus | 2010-11-11 | 5 | -24/+25 |
| | | | | | | | | | | | | | | | | | | | | | | | | reset to make sure it is in the correct clock domain. | ||||
| | | * | | | added ability to truly clear out the entire rx chain. also removed old ↵ | Matt Ettus | 2010-11-11 | 3 | -29/+27 |
| | | | | | | | | | | | | | | | | | | | | | | | | style fifo in rx. | ||||
| | | * | | | gray code address for emi | Matt Ettus | 2010-11-11 | 1 | -1/+7 |
| | | | | | | |||||
| | | * | | | fifo randomizer for emi | Matt Ettus | 2010-11-11 | 5 | -4/+108 |
| | | | | | | |||||
| | | * | | | now handles frames larger than the vita packet (i.e. with padding) | Matt Ettus | 2010-11-11 | 1 | -6/+16 |
| | | | | | | |||||
| | | * | | | don't clear out following packets on an eob ack | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | | | | | | |||||
| | | * | | | don't flag an error on eob ack | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | | | | | | |||||
| | | * | | | proper triggering for interrupts generated on the dsp_clk | Matt Ettus | 2010-11-11 | 1 | -1/+8 |
| | | | | | | |||||
| | | * | | | cleanup for 32 bit seqnum | Matt Ettus | 2010-11-11 | 1 | -4/+3 |
| | | | | | | |||||
| | | * | | | increase compatibility number for flow control | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | | | | | | |||||
| | | * | | | switch to 32 bit sequence numbers. Will wrap in ~15 hours at max rate | Matt Ettus | 2010-11-11 | 3 | -14/+16 |
| | | | | | | |||||
| | | * | | | send message on eob to ack the end of transmission | Matt Ettus | 2010-11-11 | 1 | -1/+6 |
| | | | | | | |||||
| | | * | | | typo which isn't caught by xilinx | Matt Ettus | 2010-11-11 | 1 | -1/+1 |
| | | | | | | |||||
| | | * | | | separated flow control and error reporting on tx path. should work with and ↵ | Matt Ettus | 2010-11-11 | 4 | -25/+43 |
| | | | | | | | | | | | | | | | | | | | | | | | | without flow control | ||||
| | | * | | | go to the correct state | Matt Ettus | 2010-11-11 | 1 | -3/+3 |
| | | | | | | |||||
| | | * | | | add a fifo to the end of the mux to help in timing. | Matt Ettus | 2010-11-11 | 1 | -6/+13 |
| | | | | | | |||||
| | | * | | | add trigger to makefile | Matt Ettus | 2010-11-11 | 1 | -0/+1 |
| | | | | | | |||||
| | | * | | | assign setting reg addresses | Matt Ettus | 2010-11-11 | 1 | -2/+2 |
| | | | | | | |||||
| | | * | | | declarations | Matt Ettus | 2010-11-11 | 1 | -2/+3 |
| | | | | | | |||||
| | | * | | | checkpoint in flow control packet generation | Matt Ettus | 2010-11-11 | 5 | -42/+147 |
| | | | | | | |||||
| | | * | | | these got dropped during the rebase | Matt Ettus | 2010-11-11 | 4 | -31/+37 |
| | | | | | | |||||
| | | * | | | Removed 'ifdef for second DCM that was a deign idea for external SRAM on ↵ | Ian Buckley | 2010-11-11 | 1 | -49/+4 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | u2plus. Hardcoded -90 degree clcok from first DCM as final solution | ||||
| | | * | | | 1) Created new FIFO IP in Coregen. 512x36 dual clcok FIFO with programable ↵ | Ian Buckley | 2010-11-11 | 11 | -11/+555 |
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | full watermark 2) Put larger FIFO on output of u2plus extramfifo that is compatable with u2_rev3 EMI fixes. |