diff options
-rw-r--r-- | fpga/usrp3/lib/axi4s_sv/axi4s_add_bytes.sv | 4 | ||||
-rw-r--r-- | fpga/usrp3/lib/axi4s_sv/axi4s_fifo.sv | 4 | ||||
-rw-r--r-- | fpga/usrp3/lib/axi4s_sv/axi4s_remove_bytes.sv | 4 | ||||
-rw-r--r-- | fpga/usrp3/lib/axi4s_sv/axi4s_width_conv.sv | 4 |
4 files changed, 8 insertions, 8 deletions
diff --git a/fpga/usrp3/lib/axi4s_sv/axi4s_add_bytes.sv b/fpga/usrp3/lib/axi4s_sv/axi4s_add_bytes.sv index 398942210..57124a0b5 100644 --- a/fpga/usrp3/lib/axi4s_sv/axi4s_add_bytes.sv +++ b/fpga/usrp3/lib/axi4s_sv/axi4s_add_bytes.sv @@ -29,8 +29,8 @@ module axi4s_add_bytes #( int ADD_BYTES = 6, bit SYNC = 1 ) ( - interface i, // AxiStreamIf or AxiStreamPacketIf - interface o // AxiStreamIf or AxiStreamPacketIf + interface.slave i, // AxiStreamIf or AxiStreamPacketIf + interface.master o // AxiStreamIf or AxiStreamPacketIf ); localparam BYTES_PER_WORD = i.DATA_WIDTH/8; diff --git a/fpga/usrp3/lib/axi4s_sv/axi4s_fifo.sv b/fpga/usrp3/lib/axi4s_sv/axi4s_fifo.sv index 647e1dc1c..c3c71999d 100644 --- a/fpga/usrp3/lib/axi4s_sv/axi4s_fifo.sv +++ b/fpga/usrp3/lib/axi4s_sv/axi4s_fifo.sv @@ -16,8 +16,8 @@ module axi4s_fifo #( ) ( // Clock domain: i.clk (o.clk is unused) input logic clear=1'b0, - interface i, // AxiStreamIf or AxiStreamPacketIf - interface o, // AxiStreamIf or AxiStreamPacketIf + interface.slave i, // AxiStreamIf or AxiStreamPacketIf + interface.master o, // AxiStreamIf or AxiStreamPacketIf output logic [15:0] space, output logic [15:0] occupied ); diff --git a/fpga/usrp3/lib/axi4s_sv/axi4s_remove_bytes.sv b/fpga/usrp3/lib/axi4s_sv/axi4s_remove_bytes.sv index 4321d87d4..382cdb13b 100644 --- a/fpga/usrp3/lib/axi4s_sv/axi4s_remove_bytes.sv +++ b/fpga/usrp3/lib/axi4s_sv/axi4s_remove_bytes.sv @@ -35,8 +35,8 @@ module axi4s_remove_bytes #( REM_START=0, REM_END=8 )( - interface i, // AxiStreamIf or AxiStreamPacketIf - interface o // AxiStreamIf or AxiStreamPacketIf + interface.slave i, // AxiStreamIf or AxiStreamPacketIf + interface.master o // AxiStreamIf or AxiStreamPacketIf ); localparam BYTES_PER_WORD = i.DATA_WIDTH/8; diff --git a/fpga/usrp3/lib/axi4s_sv/axi4s_width_conv.sv b/fpga/usrp3/lib/axi4s_sv/axi4s_width_conv.sv index f05f70438..0660ee961 100644 --- a/fpga/usrp3/lib/axi4s_sv/axi4s_width_conv.sv +++ b/fpga/usrp3/lib/axi4s_sv/axi4s_width_conv.sv @@ -25,8 +25,8 @@ module axi4s_width_conv #( bit O_USER_TRAILING_BYTES = 0, bit SYNC_CLKS = 1 ) ( - interface i, // AxiStreamIf or AxiStreamPacketIf - interface o // AxiStreamIf or AxiStreamPacketIf + interface.slave i, // AxiStreamIf or AxiStreamPacketIf + interface.master o // AxiStreamIf or AxiStreamPacketIf ); localparam IWIDTH =i.DATA_WIDTH; |