diff options
author | Matt Ettus <matt@ettus.com> | 2010-12-06 11:23:55 -0800 |
---|---|---|
committer | Matt Ettus <matt@ettus.com> | 2010-12-06 11:23:55 -0800 |
commit | ac41c5a7adaf7f004c535b3a8b13aa5343562f50 (patch) | |
tree | a2c0ec52a9c39112ed0ae243c0fff5c0aa782c7d /usrp2/vrt | |
parent | 054d051cf35e5b730d2644cfc44e876a98425658 (diff) | |
download | uhd-ac41c5a7adaf7f004c535b3a8b13aa5343562f50.tar.gz uhd-ac41c5a7adaf7f004c535b3a8b13aa5343562f50.tar.bz2 uhd-ac41c5a7adaf7f004c535b3a8b13aa5343562f50.zip |
should safely delay the late signal which was causing timing problems
Diffstat (limited to 'usrp2/vrt')
-rw-r--r-- | usrp2/vrt/vita_tx_control.v | 18 |
1 files changed, 16 insertions, 2 deletions
diff --git a/usrp2/vrt/vita_tx_control.v b/usrp2/vrt/vita_tx_control.v index 20ad6b995..ab6da8bd0 100644 --- a/usrp2/vrt/vita_tx_control.v +++ b/usrp2/vrt/vita_tx_control.v @@ -40,7 +40,21 @@ module vita_tx_control time_compare time_compare (.time_now(vita_time), .trigger_time(send_time), .now(now), .early(early), .late(late), .too_early()); + + reg late_qual, late_del; + + always @(posedge clk) + if(reset | clear) + late_del <= 0; + else + late_del <= late; + always @(posedge clk) + if(reset | clear) + late_qual <= 0; + else + late_qual <= (sample_fifo_src_rdy_i & ~sample_fifo_dst_rdy_o); + localparam IBS_IDLE = 0; localparam IBS_RUN = 1; // FIXME do we need this? localparam IBS_CONT_BURST = 2; @@ -87,7 +101,7 @@ module vita_tx_control end else if(~send_at | now) ibs_state <= IBS_RUN; - else if(late | too_early) + else if((late_qual & late_del) | too_early) begin ibs_state <= IBS_ERROR; error_code <= CODE_TIME_ERROR; @@ -166,7 +180,7 @@ module vita_tx_control else packet_consumed <= eop & sample_fifo_src_rdy_i & sample_fifo_dst_rdy_o; - assign debug = { { now,early,late,ack,eop,eob,sob,send_at }, + assign debug = { { now,late_qual,late_del,ack,eop,eob,sob,send_at }, { sample_fifo_src_rdy_i, sample_fifo_dst_rdy_o, strobe, run, error, ibs_state[2:0] }, { 8'b0 }, { 8'b0 } }; |