diff options
author | Ian Buckley <ianb@server2.(none)> | 2010-08-19 12:46:04 -0700 |
---|---|---|
committer | Matt Ettus <matt@ettus.com> | 2010-11-11 12:06:12 -0800 |
commit | d4b6fa72eb3fec872a41dea136a5845d3c6ff1ec (patch) | |
tree | 2470f84108a159240250da0fba3ed22da177f24b /usrp2/timing/time_sender.v | |
parent | e5cae33e3c5e9ae1821e06af8bf57bc0444605de (diff) | |
download | uhd-d4b6fa72eb3fec872a41dea136a5845d3c6ff1ec.tar.gz uhd-d4b6fa72eb3fec872a41dea136a5845d3c6ff1ec.tar.bz2 uhd-d4b6fa72eb3fec872a41dea136a5845d3c6ff1ec.zip |
Regenerated FIFO with lower trigger level for almost full flag to reflect logic removed from nobl_fifo.
Improved ext_fifo_tb further, try to simulate more combinations of decomation rates and packet arrival patterns.
Strip out the logic in nobl_fifo that made it look like a Xilinx fall-through FIFO...it is now very simple logic but a propriatory interface that exposes the high inetrnal latency of reads.
Allow the USED size of the external FIFO to be parameterized from the core level. Currently set at only 256
Corrected a bug in vita_tx_deframer.v that can write to a FIFO when its full causing illegal state.
Made further edits that are currently commented becuase simulation indicates they cause problems, however suspect a further bug is in this code.
Diffstat (limited to 'usrp2/timing/time_sender.v')
0 files changed, 0 insertions, 0 deletions