diff options
| author | Josh Blum <josh@joshknows.com> | 2012-07-17 12:33:40 -0700 | 
|---|---|---|
| committer | Josh Blum <josh@joshknows.com> | 2012-07-17 12:33:40 -0700 | 
| commit | 1b677b1cc46718ed9473700e2bb88666b70808f3 (patch) | |
| tree | 9aa45721cb5f7b92f56243527cd2fc912ed3f976 /fpga/usrp2/gpmc | |
| parent | f3e7f66907bf2d77258ae38a6117927a46fe41a6 (diff) | |
| parent | 9ecbfeb8ee52b6a59b8757cb259b325cebd05199 (diff) | |
| download | uhd-1b677b1cc46718ed9473700e2bb88666b70808f3.tar.gz uhd-1b677b1cc46718ed9473700e2bb88666b70808f3.tar.bz2 uhd-1b677b1cc46718ed9473700e2bb88666b70808f3.zip | |
Merge branch 'fpga_next' into next
Diffstat (limited to 'fpga/usrp2/gpmc')
| -rw-r--r-- | fpga/usrp2/gpmc/Makefile.srcs | 3 | ||||
| -rw-r--r-- | fpga/usrp2/gpmc/cross_clock_reader.v | 8 | ||||
| -rw-r--r-- | fpga/usrp2/gpmc/fifo_to_gpmc.v | 9 | ||||
| -rw-r--r-- | fpga/usrp2/gpmc/gpmc.v | 156 | ||||
| -rw-r--r-- | fpga/usrp2/gpmc/gpmc_to_fifo.v | 45 | ||||
| -rw-r--r-- | fpga/usrp2/gpmc/gpmc_wb.v | 79 | 
6 files changed, 123 insertions, 177 deletions
| diff --git a/fpga/usrp2/gpmc/Makefile.srcs b/fpga/usrp2/gpmc/Makefile.srcs index 4c6a1b4a2..39b37db58 100644 --- a/fpga/usrp2/gpmc/Makefile.srcs +++ b/fpga/usrp2/gpmc/Makefile.srcs @@ -1,5 +1,5 @@  # -# Copyright 2010-2011 Ettus Research LLC +# Copyright 2010-2012 Ettus Research LLC  #  ################################################## @@ -10,5 +10,4 @@ cross_clock_reader.v \  fifo_to_gpmc.v \  gpmc.v \  gpmc_to_fifo.v \ -gpmc_wb.v \  )) diff --git a/fpga/usrp2/gpmc/cross_clock_reader.v b/fpga/usrp2/gpmc/cross_clock_reader.v index a8366badc..b4cdb79c5 100644 --- a/fpga/usrp2/gpmc/cross_clock_reader.v +++ b/fpga/usrp2/gpmc/cross_clock_reader.v @@ -27,18 +27,20 @@ module cross_clock_reader      );      reg [WIDTH-1:0] shadow0, shadow1; +    reg [2:0] count;      always @(posedge clk) begin          if (rst) begin              out <= DEFAULT;              shadow0 <= DEFAULT;              shadow1 <= DEFAULT; +            count <= 0;          end -        else if (shadow0 == shadow1) begin -            out <= shadow1; -        end +        else if (shadow0 == shadow1) count <= count + 1; +        else count <= 0;          shadow0 <= in;          shadow1 <= shadow0; +        if (count == 3'b111) out <= shadow1;      end  endmodule //cross_clock_reader diff --git a/fpga/usrp2/gpmc/fifo_to_gpmc.v b/fpga/usrp2/gpmc/fifo_to_gpmc.v index 42c71d2d6..27252b970 100644 --- a/fpga/usrp2/gpmc/fifo_to_gpmc.v +++ b/fpga/usrp2/gpmc/fifo_to_gpmc.v @@ -1,5 +1,5 @@  // -// Copyright 2011 Ettus Research LLC +// Copyright 2011-2012 Ettus Research LLC  //  // This program is free software: you can redistribute it and/or modify  // it under the terms of the GNU General Public License as published by @@ -39,7 +39,7 @@  ////////////////////////////////////////////////////////////////////////  module fifo_to_gpmc -  #(parameter PTR_WIDTH = 2, parameter ADDR_WIDTH = 10) +  #(parameter PTR_WIDTH = 2, parameter ADDR_WIDTH = 10, parameter LAST_ADDR = 10'h3ff)    (input clk, input reset, input clear, input arst,     input [17:0] data_i, input src_rdy_i, output dst_rdy_o,     output [15:0] EM_D, input [ADDR_WIDTH:1] EM_A, input EM_CLK, input EM_OE, @@ -82,14 +82,15 @@ module fifo_to_gpmc              end              GPMC_STATE_EMPTY: begin -                if (EM_A == 10'h3ff) begin +                if (EM_A == LAST_ADDR) begin                      gpmc_state <= GPMC_STATE_START;                      gpmc_ptr <= next_gpmc_ptr; +                    addr <= 0;                  end              end              endcase //gpmc_state -        end //EM_WE +        end //EM_OE      end //always      //------------------------------------------------------------------ diff --git a/fpga/usrp2/gpmc/gpmc.v b/fpga/usrp2/gpmc/gpmc.v index a5d4db466..2ba69d184 100644 --- a/fpga/usrp2/gpmc/gpmc.v +++ b/fpga/usrp2/gpmc/gpmc.v @@ -1,5 +1,5 @@  // -// Copyright 2011 Ettus Research LLC +// Copyright 2011-2012 Ettus Research LLC  //  // This program is free software: you can redistribute it and/or modify  // it under the terms of the GNU General Public License as published by @@ -18,7 +18,7 @@  //////////////////////////////////////////////////////////////////////////////////  module gpmc -  #(parameter TXFIFOSIZE = 11,  +  #(parameter TXFIFOSIZE = 11,      parameter RXFIFOSIZE = 11,      parameter ADDR_WIDTH = 10,      parameter BUSDEBUG = 1) @@ -26,57 +26,51 @@ module gpmc      input arst,      input EM_CLK, inout [15:0] EM_D, input [ADDR_WIDTH:1] EM_A, input [1:0] EM_NBE,      input EM_WAIT0, input EM_NCS4, input EM_NCS6, input EM_NWE, input EM_NOE, -     +      // GPIOs for FIFO signalling -    output rx_have_data, output tx_have_space, -     -    // Wishbone signals -    input wb_clk, input wb_rst, -    output [ADDR_WIDTH:0] wb_adr_o, output [15:0] wb_dat_mosi, input [15:0] wb_dat_miso, -    output [1:0] wb_sel_o, output wb_cyc_o, output wb_stb_o, output wb_we_o, input wb_ack_i, -     +    output rx_have_data, output tx_have_space, output resp_have_data, +      // FIFO interface -    input fifo_clk, input fifo_rst, input clear_tx, input clear_rx, -    output [35:0] tx_data_o, output tx_src_rdy_o, input tx_dst_rdy_i, -    input [35:0] rx_data_i, input rx_src_rdy_i, output rx_dst_rdy_o, +    input fifo_clk, input fifo_rst, +    output [35:0] tx_data, output tx_src_rdy, input tx_dst_rdy, +    input [35:0] rx_data, input rx_src_rdy, output rx_dst_rdy, +    output [35:0] ctrl_data, output ctrl_src_rdy, input ctrl_dst_rdy, +    input [35:0] resp_data, input resp_src_rdy, output resp_dst_rdy, -    output tx_underrun, output rx_overrun, -    input [7:0] test_rate, input [3:0] test_ctrl,      output [31:0] debug      ); -   wire 	  EM_output_enable = (~EM_NOE & (~EM_NCS4 | ~EM_NCS6)); -   wire [15:0] 	  EM_D_fifo; -   wire [15:0] 	  EM_D_wb; +   wire EM_output_enable = (~EM_NOE & (~EM_NCS4 | ~EM_NCS6)); +   wire [15:0] 	  EM_D_data; +   wire [15:0] 	  EM_D_ctrl; -   assign EM_D = ~EM_output_enable ? 16'bz : ~EM_NCS4 ? EM_D_fifo : EM_D_wb; +   assign EM_D = ~EM_output_enable ? 16'bz : ~EM_NCS4 ? EM_D_data : EM_D_ctrl;     // CS4 is RAM_2PORT for DATA PATH (high-speed data)     //    Writes go into one RAM, reads come from the other -   // CS6 is for CONTROL PATH (wishbone) +   // CS6 is for CONTROL PATH (slow)     // ////////////////////////////////////////////     // TX Data Path     wire [17:0] 	  tx18_data;     wire 	  tx18_src_rdy, tx18_dst_rdy; -   wire [35:0] 	  tx_data, txb_data; -   wire 	  tx_src_rdy, tx_dst_rdy; +   wire [35:0] 	  txb_data;     wire 	  txb_src_rdy, txb_dst_rdy;     gpmc_to_fifo #(.ADDR_WIDTH(ADDR_WIDTH)) gpmc_to_fifo       (.EM_D(EM_D), .EM_A(EM_A), .EM_CLK(EM_CLK), .EM_WE(~EM_NCS4 & ~EM_NWE), -      .clk(fifo_clk), .reset(fifo_rst), .clear(clear_tx), .arst(fifo_rst | clear_tx | arst), +      .clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), .arst(fifo_rst | arst),        .data_o(tx18_data), .src_rdy_o(tx18_src_rdy), .dst_rdy_i(tx18_dst_rdy),        .have_space(tx_have_space));     fifo19_to_fifo36 #(.LE(1)) f19_to_f36   // Little endian because ARM is LE -     (.clk(fifo_clk), .reset(fifo_rst), .clear(clear_tx), +     (.clk(fifo_clk), .reset(fifo_rst), .clear(1'b0),        .f19_datain({1'b0,tx18_data}), .f19_src_rdy_i(tx18_src_rdy), .f19_dst_rdy_o(tx18_dst_rdy),        .f36_dataout(txb_data), .f36_src_rdy_o(txb_src_rdy), .f36_dst_rdy_i(txb_dst_rdy));     fifo_cascade #(.WIDTH(36), .SIZE(TXFIFOSIZE)) tx_buffering( -        .clk(fifo_clk), .reset(fifo_rst), .clear(clear_tx), +        .clk(fifo_clk), .reset(fifo_rst), .clear(1'b0),          .datain(txb_data), .src_rdy_i(txb_src_rdy), .dst_rdy_o(txb_dst_rdy),          .dataout(tx_data), .src_rdy_o(tx_src_rdy), .dst_rdy_i(tx_dst_rdy)     ); @@ -86,74 +80,88 @@ module gpmc     wire [17:0] 	  rx18_data;     wire 	  rx18_src_rdy, rx18_dst_rdy; -   wire [35:0] 	  rx_data, rxb_data; -   wire 	  rx_src_rdy, rx_dst_rdy; +   wire [35:0] 	  rxb_data;     wire 	  rxb_src_rdy, rxb_dst_rdy;     wire 	  dummy;     fifo_cascade #(.WIDTH(36), .SIZE(RXFIFOSIZE)) rx_buffering( -        .clk(fifo_clk), .reset(fifo_rst), .clear(clear_rx), +        .clk(fifo_clk), .reset(fifo_rst), .clear(1'b0),          .datain(rx_data), .src_rdy_i(rx_src_rdy), .dst_rdy_o(rx_dst_rdy),          .dataout(rxb_data), .src_rdy_o(rxb_src_rdy), .dst_rdy_i(rxb_dst_rdy)     );     fifo36_to_fifo19 #(.LE(1)) f36_to_f19   // Little endian because ARM is LE -     (.clk(fifo_clk), .reset(fifo_rst), .clear(clear_rx), +     (.clk(fifo_clk), .reset(fifo_rst), .clear(1'b0),        .f36_datain(rxb_data), .f36_src_rdy_i(rxb_src_rdy), .f36_dst_rdy_o(rxb_dst_rdy),        .f19_dataout({dummy,rx18_data}), .f19_src_rdy_o(rx18_src_rdy), .f19_dst_rdy_i(rx18_dst_rdy) ); -   fifo_to_gpmc #(.ADDR_WIDTH(ADDR_WIDTH)) fifo_to_gpmc -     (.clk(fifo_clk), .reset(fifo_rst), .clear(clear_rx), .arst(fifo_rst | clear_rx | arst), +   fifo_to_gpmc #(.ADDR_WIDTH(ADDR_WIDTH), .LAST_ADDR(10'h3ff)) fifo_to_gpmc +     (.clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), .arst(fifo_rst | arst),        .data_i(rx18_data), .src_rdy_i(rx18_src_rdy), .dst_rdy_o(rx18_dst_rdy), -      .EM_D(EM_D_fifo), .EM_A(EM_A), .EM_CLK(EM_CLK), .EM_OE(~EM_NCS4 & ~EM_NOE), +      .EM_D(EM_D_data), .EM_A(EM_A), .EM_CLK(EM_CLK), .EM_OE(~EM_NCS4 & ~EM_NOE),        .data_available(rx_have_data));     // ////////////////////////////////////////////     // Control path on CS6 -    -   gpmc_wb gpmc_wb -     (.EM_CLK(EM_CLK), .EM_D_in(EM_D), .EM_D_out(EM_D_wb), .EM_A(EM_A), .EM_NBE(EM_NBE), -      .EM_WE(~EM_NCS6 & ~EM_NWE), .EM_OE(~EM_NCS6 & ~EM_NOE), -      .wb_clk(wb_clk), .wb_rst(wb_rst), -      .wb_adr_o(wb_adr_o), .wb_dat_mosi(wb_dat_mosi), .wb_dat_miso(wb_dat_miso), -      .wb_sel_o(wb_sel_o), .wb_cyc_o(wb_cyc_o), .wb_stb_o(wb_stb_o), .wb_we_o(wb_we_o), -      .wb_ack_i(wb_ack_i) ); + +   // //////////////////////////////////////////////////////////////////// +   // CTRL TX Data Path + +   wire [17:0] 	  ctrl18_data; +   wire 	  ctrl18_src_rdy, ctrl18_dst_rdy; +   wire [35:0] 	  ctrlb_data; +   wire 	  ctrlb_src_rdy, ctrlb_dst_rdy; + +   gpmc_to_fifo #(.PTR_WIDTH(5), .ADDR_WIDTH(5)) ctrl_gpmc_to_fifo +     (.EM_D(EM_D), .EM_A(EM_A[5:1]), .EM_CLK(EM_CLK), .EM_WE(~EM_NCS6 & ~EM_NWE & (EM_A[ADDR_WIDTH:6] == 0)), +      .clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), .arst(fifo_rst | arst), +      .data_o(ctrl18_data), .src_rdy_o(ctrl18_src_rdy), .dst_rdy_i(ctrl18_dst_rdy), +      .have_space(/*always*/)); + +   fifo19_to_fifo36 #(.LE(1)) ctrl_f19_to_f36   // Little endian because ARM is LE +     (.clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), +      .f19_datain({1'b0,ctrl18_data}), .f19_src_rdy_i(ctrl18_src_rdy), .f19_dst_rdy_o(ctrl18_dst_rdy), +      .f36_dataout(ctrlb_data), .f36_src_rdy_o(ctrlb_src_rdy), .f36_dst_rdy_i(ctrlb_dst_rdy)); + +   fifo_cascade #(.WIDTH(36), .SIZE(9)) ctrl_buffering( +        .clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), +        .datain(ctrlb_data), .src_rdy_i(ctrlb_src_rdy), .dst_rdy_o(ctrlb_dst_rdy), +        .dataout(ctrl_data), .src_rdy_o(ctrl_src_rdy), .dst_rdy_i(ctrl_dst_rdy) +   );     // //////////////////////////////////////////// -   // Test support, traffic generator, loopback, etc. - -   // RX side muxes test data into the same stream -   wire [35:0] loopbackrx_data, testrx_data; -   wire [35:0] loopbacktx_data, testtx_data; -   wire        loopbackrx_src_rdy, loopbackrx_dst_rdy; -   wire        loopbacktx_src_rdy, loopbacktx_dst_rdy; -   wire        sel_testtx = test_ctrl[0]; - -   fifo36_mux rx_test_mux_lvl_2 -     (.clk(fifo_clk), .reset(fifo_rst), .clear(clear_rx), -      .data0_i(loopbackrx_data), .src0_rdy_i(loopbackrx_src_rdy), .dst0_rdy_o(loopbackrx_dst_rdy), -      .data1_i(rx_data_i), .src1_rdy_i(rx_src_rdy_i), .dst1_rdy_o(rx_dst_rdy_o), -      .data_o(rx_data), .src_rdy_o(rx_src_rdy), .dst_rdy_i(rx_dst_rdy)); - -   fifo_short #(.WIDTH(36)) loopback_fifo -     (.clk(fifo_clk), .reset(fifo_rst), .clear(clear_tx | clear_rx), -      .datain(loopbacktx_data), .src_rdy_i(loopbacktx_src_rdy), .dst_rdy_o(loopbacktx_dst_rdy), -      .dataout(loopbackrx_data), .src_rdy_o(loopbackrx_src_rdy), .dst_rdy_i(loopbackrx_dst_rdy)); - -   // Crossbar used as a demux for switching TX stream to main DSP or to test logic -   crossbar36 tx_crossbar_lvl_1 -     (.clk(fifo_clk), .reset(fifo_rst), .clear(clear_tx), -      .cross(sel_testtx), -      .data0_i(tx_data), .src0_rdy_i(tx_src_rdy), .dst0_rdy_o(tx_dst_rdy), -      .data1_i(tx_data), .src1_rdy_i(1'b0), .dst1_rdy_o(),  // No 2nd input -      .data0_o(tx_data_o), .src0_rdy_o(tx_src_rdy_o), .dst0_rdy_i(tx_dst_rdy_i), -      .data1_o(loopbacktx_data), .src1_rdy_o(loopbacktx_src_rdy), .dst1_rdy_i(loopbacktx_dst_rdy) ); - -   assign debug = { -        EM_D, //16 +   // CTRL RX Data Path + +   wire [17:0] 	  resp18_data; +   wire 	  resp18_src_rdy, resp18_dst_rdy; +   wire [35:0] 	  respb_data; +   wire 	  respb_src_rdy, respb_dst_rdy; +   wire 	  resp_dummy; + +   fifo_cascade #(.WIDTH(36), .SIZE(9)) resp_buffering( +        .clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), +        .datain(resp_data), .src_rdy_i(resp_src_rdy), .dst_rdy_o(resp_dst_rdy), +        .dataout(respb_data), .src_rdy_o(respb_src_rdy), .dst_rdy_i(respb_dst_rdy) +   ); + +   fifo36_to_fifo19 #(.LE(1)) resp_f36_to_f19   // Little endian because ARM is LE +     (.clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), +      .f36_datain(respb_data), .f36_src_rdy_i(respb_src_rdy), .f36_dst_rdy_o(respb_dst_rdy), +      .f19_dataout({resp_dummy,resp18_data}), .f19_src_rdy_o(resp18_src_rdy), .f19_dst_rdy_i(resp18_dst_rdy) ); + +   fifo_to_gpmc #(.ADDR_WIDTH(ADDR_WIDTH), .LAST_ADDR(10'h00f)) resp_fifo_to_gpmc +     (.clk(fifo_clk), .reset(fifo_rst), .clear(1'b0), .arst(fifo_rst | arst), +      .data_i(resp18_data), .src_rdy_i(resp18_src_rdy), .dst_rdy_o(resp18_dst_rdy), +      .EM_D(EM_D_ctrl), .EM_A(EM_A), .EM_CLK(EM_CLK), .EM_OE(~EM_NCS6 & ~EM_NOE), +      .data_available(resp_have_data)); + +    assign debug = { +        EM_D, +        //resp18_data[15:0], //16          EM_A, //10 -        EM_CLK, EM_NCS4, EM_NWE, EM_NOE, //4 -        EM_NCS6, wb_ack_i -   }; +        //resp18_data[17:16], resp18_src_rdy, resp18_dst_rdy, //4 +        EM_NCS4, EM_NCS6, EM_NWE, EM_NOE, //4 +        EM_CLK, resp_have_data //2 +    };  endmodule // gpmc diff --git a/fpga/usrp2/gpmc/gpmc_to_fifo.v b/fpga/usrp2/gpmc/gpmc_to_fifo.v index cfc5aaa8b..680095620 100644 --- a/fpga/usrp2/gpmc/gpmc_to_fifo.v +++ b/fpga/usrp2/gpmc/gpmc_to_fifo.v @@ -1,5 +1,5 @@  // -// Copyright 2011 Ettus Research LLC +// Copyright 2011-2012 Ettus Research LLC  //  // This program is free software: you can redistribute it and/or modify  // it under the terms of the GNU General Public License as published by @@ -22,7 +22,7 @@  // The GPMC is asynchronously alerted when a BRAM page is available.  //  // EM_CLK: -// A GPMC read transaction consists of one EM_CLK cycle (idle low). +// A GPMC write transaction consists of one EM_CLK cycle (idle low).  //  // EM_WE:  // Write enable is actually the combination of ~NWE & ~NCS. @@ -36,7 +36,7 @@  ////////////////////////////////////////////////////////////////////////  module gpmc_to_fifo -  #(parameter PTR_WIDTH = 2, parameter ADDR_WIDTH = 10) +  #(parameter PTR_WIDTH = 2, parameter ADDR_WIDTH = 10, parameter XFER_OFFSET = 2)    (input [15:0] EM_D, input [ADDR_WIDTH:1] EM_A, input EM_CLK, input EM_WE,     input clk, input reset, input clear, input arst,     output [17:0] data_o, output src_rdy_o, input dst_rdy_i, @@ -45,17 +45,20 @@ module gpmc_to_fifo      //states for the GPMC side of things      wire [17:0] data_i;      reg gpmc_state; -    reg [ADDR_WIDTH:1] last_addr; +    reg [15:0] vita_len; +    reg [ADDR_WIDTH:1] addr; +    wire [ADDR_WIDTH:1] last_addr = {vita_len[ADDR_WIDTH-2:0], 1'b0} - 1'b1 + XFER_OFFSET;      reg [PTR_WIDTH:0] gpmc_ptr, next_gpmc_ptr;      localparam GPMC_STATE_START = 0;      localparam GPMC_STATE_FILL = 1;      //states for the FIFO side of things -    reg fifo_state; +    reg [1:0] fifo_state;      reg [ADDR_WIDTH-1:0] counter;      reg [PTR_WIDTH:0] fifo_ptr;      localparam FIFO_STATE_CLAIM = 0;      localparam FIFO_STATE_EMPTY = 1; +    localparam FIFO_STATE_PRE = 2;      //------------------------------------------------------------------      // State machine to control the data from GPMC to BRAM @@ -65,14 +68,16 @@ module gpmc_to_fifo              gpmc_state <= GPMC_STATE_START;              gpmc_ptr <= 0;              next_gpmc_ptr <= 0; +            addr <= 0;          end          else if (EM_WE) begin +            addr <= EM_A + 1;              case(gpmc_state)              GPMC_STATE_START: begin -                if (EM_A == 2) begin +                if (EM_A == XFER_OFFSET) begin                      gpmc_state <= GPMC_STATE_FILL; -                    last_addr <= {EM_D[ADDR_WIDTH-2:0], 1'b0} - 1'b1 + 2; +                    vita_len <= EM_D;                      next_gpmc_ptr <= gpmc_ptr + 1;                  end              end @@ -81,6 +86,7 @@ module gpmc_to_fifo                  if (data_i[17]) begin                      gpmc_state <= GPMC_STATE_START;                      gpmc_ptr <= next_gpmc_ptr; +                    addr <= 0;                  end              end @@ -105,6 +111,7 @@ module gpmc_to_fifo      cross_clock_reader #(.WIDTH(PTR_WIDTH+1)) read_next_gpmc_ptr          (.clk(clk), .rst(reset | clear), .in(next_gpmc_ptr), .out(safe_next_gpmc_ptr)); +    wire [PTR_WIDTH:0] fifo_ptr_next = fifo_ptr + 1;      always @(posedge clk)          if (reset | clear) have_space <= 0;          else               have_space <= (fifo_ptr ^ (1 << PTR_WIDTH)) != safe_next_gpmc_ptr; @@ -116,22 +123,28 @@ module gpmc_to_fifo          if (reset | clear) begin              fifo_state <= FIFO_STATE_CLAIM;              fifo_ptr <= 0; -            counter <= 2; +            counter <= XFER_OFFSET;          end          else begin              case(fifo_state)              FIFO_STATE_CLAIM: begin -                if (bram_available_to_empty) fifo_state <= FIFO_STATE_EMPTY; -                counter <= 2; +                if (bram_available_to_empty && data_o[16]) fifo_state <= FIFO_STATE_PRE; +                counter <= XFER_OFFSET; +            end + +            FIFO_STATE_PRE: begin +                fifo_state <= FIFO_STATE_EMPTY; +                counter <= counter + 1;              end              FIFO_STATE_EMPTY: begin                  if (src_rdy_o && dst_rdy_i && data_o[17]) begin                      fifo_state <= FIFO_STATE_CLAIM;                      fifo_ptr <= fifo_ptr + 1; +                    counter <= XFER_OFFSET;                  end -                if (src_rdy_o && dst_rdy_i) begin +                else if (src_rdy_o && dst_rdy_i) begin                      counter <= counter + 1;                  end              end @@ -140,18 +153,20 @@ module gpmc_to_fifo          end      end //always +    wire enable = (fifo_state != FIFO_STATE_EMPTY) || dst_rdy_i; +      assign src_rdy_o = fifo_state == FIFO_STATE_EMPTY;      //assign data and frame bits to bram input      assign data_i[15:0] = EM_D; -    assign data_i[16] = (gpmc_state == GPMC_STATE_START); -    assign data_i[17] = (EM_A == last_addr); +    assign data_i[16] = (addr == XFER_OFFSET); +    assign data_i[17] = (addr == last_addr);      //instantiate dual ported bram for async read + write      ram_2port #(.DWIDTH(18),.AWIDTH(PTR_WIDTH + ADDR_WIDTH)) async_fifo_bram       (.clka(~EM_CLK),.ena(1'b1),.wea(EM_WE), -      .addra({gpmc_ptr[PTR_WIDTH-1:0], EM_A}),.dia(data_i),.doa(), -      .clkb(~clk),.enb(1'b1),.web(1'b0), +      .addra({gpmc_ptr[PTR_WIDTH-1:0], addr}),.dia(data_i),.doa(), +      .clkb(clk),.enb(enable),.web(1'b0),        .addrb({fifo_ptr[PTR_WIDTH-1:0], counter}),.dib(18'h3ffff),.dob(data_o));  endmodule // gpmc_to_fifo diff --git a/fpga/usrp2/gpmc/gpmc_wb.v b/fpga/usrp2/gpmc/gpmc_wb.v deleted file mode 100644 index 4d368ca94..000000000 --- a/fpga/usrp2/gpmc/gpmc_wb.v +++ /dev/null @@ -1,79 +0,0 @@ -// -// Copyright 2011 Ettus Research LLC -// -// This program is free software: you can redistribute it and/or modify -// it under the terms of the GNU General Public License as published by -// the Free Software Foundation, either version 3 of the License, or -// (at your option) any later version. -// -// This program is distributed in the hope that it will be useful, -// but WITHOUT ANY WARRANTY; without even the implied warranty of -// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the -// GNU General Public License for more details. -// -// You should have received a copy of the GNU General Public License -// along with this program.  If not, see <http://www.gnu.org/licenses/>. -// - - - -module gpmc_wb -  (input EM_CLK, input [15:0] EM_D_in, output [15:0] EM_D_out, input [10:1] EM_A, input [1:0] EM_NBE, -   input EM_WE, input EM_OE, - -   input wb_clk, input wb_rst, -   output reg [10:0] wb_adr_o, output reg [15:0] wb_dat_mosi, input [15:0] wb_dat_miso, -   output reg [1:0] wb_sel_o, output wb_cyc_o, output reg wb_stb_o, output reg wb_we_o, input wb_ack_i); -    -   // //////////////////////////////////////////// -   // Control Path, Wishbone bus bridge (wb master) -   reg [1:0] we_del, oe_del; - -   // Synchronize the async control signals -   always @(posedge wb_clk) -     if (wb_rst) begin -        we_del <= 2'b0; -        oe_del <= 2'b0; -     end -     else begin -        we_del <= { we_del[0], EM_WE }; -        oe_del <= { oe_del[0], EM_OE }; -     end - -    wire writing = we_del == 2'b01; -    wire reading = oe_del == 2'b01; - -   always @(posedge wb_clk) -     if(writing || reading) -       wb_adr_o <= { EM_A, 1'b0 }; - -   always @(posedge wb_clk) -     if(writing) -       begin -          wb_dat_mosi <= EM_D_in; -          wb_sel_o <= ~EM_NBE; -       end - -   reg [15:0] EM_D_hold; -    -   always @(posedge wb_clk) -     if(wb_ack_i) -       EM_D_hold <= wb_dat_miso; - -   assign EM_D_out = wb_ack_i ? wb_dat_miso : EM_D_hold; -    -   assign wb_cyc_o = wb_stb_o; - -   always @(posedge wb_clk) -     if(writing) -       wb_we_o <= 1; -     else if(wb_ack_i)  // Turn off we when done.  Could also use we_del[0], others... -       wb_we_o <= 0; - -   always @(posedge wb_clk) -     if(writing || reading) -       wb_stb_o <= 1; -     else if(wb_ack_i) -       wb_stb_o <= 0; -    -endmodule // gpmc_wb | 
