diff options
| author | Josh Blum <josh@joshknows.com> | 2011-01-19 17:45:08 -0800 | 
|---|---|---|
| committer | Josh Blum <josh@joshknows.com> | 2011-01-19 17:45:08 -0800 | 
| commit | 72daf0902c8b8e404774a4e2d2657edf95be5e87 (patch) | |
| tree | 0fa7de137a969b838f235dff9a30d8c64a67fdcc /fpga/usrp2/control_lib | |
| parent | 8e0fbbe47b3c0b2805d2a638da7f363bee2240fd (diff) | |
| parent | 1254656ef914482cc111ffa3aca48be5c1e8caaf (diff) | |
| download | uhd-72daf0902c8b8e404774a4e2d2657edf95be5e87.tar.gz uhd-72daf0902c8b8e404774a4e2d2657edf95be5e87.tar.bz2 uhd-72daf0902c8b8e404774a4e2d2657edf95be5e87.zip | |
Merge branch 'fpga_next' into uhd_with_fpga_next
Diffstat (limited to 'fpga/usrp2/control_lib')
| -rw-r--r-- | fpga/usrp2/control_lib/Makefile.srcs | 1 | ||||
| -rw-r--r-- | fpga/usrp2/control_lib/wb_readback_mux_16LE.v | 73 | 
2 files changed, 74 insertions, 0 deletions
| diff --git a/fpga/usrp2/control_lib/Makefile.srcs b/fpga/usrp2/control_lib/Makefile.srcs index d3bb7e2c8..751b40828 100644 --- a/fpga/usrp2/control_lib/Makefile.srcs +++ b/fpga/usrp2/control_lib/Makefile.srcs @@ -30,6 +30,7 @@ srl.v \  system_control.v \  wb_1master.v \  wb_readback_mux.v \ +wb_readback_mux_16LE.v \  quad_uart.v \  simple_uart.v \  simple_uart_tx.v \ diff --git a/fpga/usrp2/control_lib/wb_readback_mux_16LE.v b/fpga/usrp2/control_lib/wb_readback_mux_16LE.v new file mode 100644 index 000000000..2b01898c1 --- /dev/null +++ b/fpga/usrp2/control_lib/wb_readback_mux_16LE.v @@ -0,0 +1,73 @@ + + +// Note -- clocks must be synchronous (derived from the same source) +// Assumes alt_clk is running at a multiple of wb_clk + +// Note -- assumes that the lower-16 bits will be requested first, +// and that the upper-16 bit request will come immediately after. + +module wb_readback_mux_16LE +  (input wb_clk_i, +   input wb_rst_i, +   input wb_stb_i, +   input [15:0] wb_adr_i, +   output [15:0] wb_dat_o, +   output reg wb_ack_o, + +   input [31:0] word00, +   input [31:0] word01, +   input [31:0] word02, +   input [31:0] word03, +   input [31:0] word04, +   input [31:0] word05, +   input [31:0] word06, +   input [31:0] word07, +   input [31:0] word08, +   input [31:0] word09, +   input [31:0] word10, +   input [31:0] word11, +   input [31:0] word12, +   input [31:0] word13, +   input [31:0] word14, +   input [31:0] word15 +   ); + +   wire ack_next = wb_stb_i & ~wb_ack_o; + +   always @(posedge wb_clk_i) +     if(wb_rst_i) +       wb_ack_o <= 0; +     else +       wb_ack_o <= ack_next; + +   reg [31:0] data; +   assign wb_dat_o = data[15:0]; + +   always @(posedge wb_clk_i) +    if (wb_adr_i[1] & ack_next) begin //upper half +        data[15:0] <= data[31:16]; +    end +    else if (~wb_adr_i[1] & ack_next) begin //lower half +     case(wb_adr_i[5:2]) +       0 : data <= word00; +       1 : data <= word01; +       2 : data <= word02; +       3 : data <= word03; +       4 : data <= word04; +       5 : data <= word05; +       6 : data <= word06; +       7 : data <= word07; +       8 : data <= word08; +       9 : data <= word09; +       10: data <= word10; +       11: data <= word11; +       12: data <= word12; +       13: data <= word13; +       14: data <= word14; +       15: data <= word15; +     endcase // case(wb_adr_i[5:2]) +    end + +endmodule // wb_readback_mux + + | 
